

CarrierBoard

Design Guide



SOM-7583 COMe TYPE10

R090 2021'02'23



## Contents

| 1.1 | Ab    | οι   | ut This | s Document                                                       | 7 |   |
|-----|-------|------|---------|------------------------------------------------------------------|---|---|
| 1.2 | Sig   | gn   | al Tab  | ole Terminology                                                  | 7 |   |
| 1.3 | Te    | rn   | ninolo  | gy                                                               | 8 |   |
| 1.4 | Re    | efe  | rence   | Documents                                                        | 1 | 2 |
| 1.5 | Re    | evi  | sion F  | History                                                          | 1 | 2 |
| 1.6 | SC    | ΟN   | 1-7583  | 3 Block Diagram                                                  | 1 | 3 |
| 2   | CON   | /1 E | Expres  | ss Type 10 Interfaces                                            | 1 | 4 |
| 2.1 | Мо    | od   | ule Pi  | n-out Types 10 - Required and Optional Features                  | 1 | 4 |
| 2.2 |       |      |         | ress Type 10 Connector Pin-out                                   |   |   |
| 2.3 |       |      | •       | PSS                                                              |   |   |
|     | 2.3.1 |      | -       | Express A-B Connector PCIe Groups                                |   |   |
|     | 2.3.2 |      |         | al Purpose PCle Signal Definitions                               |   |   |
|     | 2.3.3 | 3    | PCI Ex  | xpress Lane Configurations – Per COM Express Spec                | 2 | 3 |
|     | 2.3.4 | ļ    | PCI Ex  | xpress* General Routing Guidelines                               | 2 | 3 |
|     |       | 2.   | 3.4.1   | PCI Express Insertion Loss Budget with Slot Card                 | 2 | 3 |
|     |       | 2.   | 3.4.2   | PCI Express Insertion Loss Budget with Carrier Board PCIE Device | 2 | 5 |
|     |       | 2.   | 3.4.3   | PCI Express Differential Transitional Via Recommendations        | 2 | 7 |
|     | 2.3.5 | 5    | PCI Ex  | xpress* Trace Length Guidelines                                  | 2 | 8 |
| 2.4 | Di    | git  | al Dis  | play Interfaces (DDI)                                            | 3 | 1 |
|     | 2.4.1 |      | DDI Si  | ignal Definitions                                                | 3 | 1 |
|     | 2.4.2 | 2    | Digital | Display Interfaces (DDI) Routing Guidelines                      | 3 | 5 |
|     |       | 2.   | 4.2.1   | DisplayPort Routing Guidelines                                   | 3 | 5 |
|     |       | 2.   | 4.2.2   | HDMI / DVI Routing Guidelines                                    | 3 | 7 |
|     | 2.4.3 | 3    | HDMI.   | / DVI Level Shifter Requirements                                 | 3 | 9 |
|     | 2.4.4 | ļ    | ESD P   | Protection                                                       | 3 | 9 |
| 2.5 | LA    | N    | Interf  | ace                                                              | 4 | 0 |
|     | 2.5.1 |      | LAN S   | ignal Definitions                                                | 4 | 0 |
|     | 2.5.2 | 2    | SDP P   | Pins                                                             | 4 | 3 |
|     | 2.5.3 | 3    | LAN R   | Routing Guidelines                                               | 4 | 4 |
|     | 2.5.4 | ļ    | LAN T   | race Length Guidelines                                           | 4 | 5 |
|     | 2.5.5 | 5    | Refere  | ence Ground Isolation and Coupling                               | 4 | 6 |
| 2.6 | US    | SB   | 2.0 P   | orts                                                             | 4 | 7 |
|     | 2.6.1 |      | USB2.   | 0 Signal Definitions                                             | 4 | 7 |
|     |       | 2.   | 6.1.1   | USB Over-Current Protection (USB_x_y_OC#)                        | 5 | 0 |

|              |       | 2.6.1.2 | Powering USB devices during S5                              | 5 | 0 |
|--------------|-------|---------|-------------------------------------------------------------|---|---|
|              | 2.6.2 | USB2.   | 0 Routing Guidelines                                        | 5 | 1 |
|              |       | 2.6.2.1 | USB 2.0 General Design Considerations and Optimization      | 5 | 2 |
|              |       | 2.6.2.2 | USB 2.0 Port Power Delivery                                 | 5 | 2 |
|              |       | 2.6.2.3 | USB 2.0 Common Mode Chokes                                  | 5 | 3 |
|              |       | 2.6.2.4 | EMI / ESD Protection                                        | 5 | 4 |
|              | 2.6.3 | USB2.   | 0 Trace Length Guidelines                                   | 5 | 5 |
| 2.7          | US    | B3.0/U  | SB3.2 Ports                                                 | 5 | 6 |
|              | 2.7.1 | USB3.   | 0 Signal Definitions                                        | 5 | 6 |
|              |       | 2.7.1.1 | USB Over-Current Protection (USB_x_y_OC#)                   | 5 | 8 |
|              |       | 2.7.1.2 | EMI / ESD Protection                                        | 5 | 8 |
|              | 2.7.2 | USB3.   | 0/USB3.2 Routing Guidelines                                 | 5 | 9 |
|              |       | 2.7.2.1 | USB3.0/USB3.2 Differential Transitional Via Recommendations | 5 | 9 |
|              |       | 2.7.2.2 | USB3.2 General Guidelines                                   | 6 | 0 |
|              | 2.7.3 | USB3.   | 0/USB3.2 Trace Length Guidelines                            | 6 | 1 |
| 2.8          | SA    | .TA     |                                                             | 6 | 2 |
|              | 2.8.1 | SATA    | Signal Definitions                                          | 6 | 2 |
|              | 2.8.2 | SATA    | Routing Guidelines                                          | 6 | 4 |
|              |       | 2.8.2.1 | General SATA Routing Guidelines                             | 6 | 5 |
|              |       | 2.8.2.2 | SATA Differential Transitional Via Recommendations          | 6 | 5 |
|              | 2.8.3 | SATA    | Trace Length Guidelines                                     | 6 | 6 |
| 2.9          | LV    | DS *SC  | DM-7583 is not support LVDS                                 | 6 | 7 |
|              | 2.9.1 | Signal  | Definitions                                                 | 6 | 7 |
|              |       | 2.9.1.1 | Display Timing Configuration                                | 6 | 9 |
|              |       | 2.9.1.2 | Backlight Control                                           | 6 | 9 |
|              | 2.9.2 | LVDS    | Routing Guidelines                                          | 7 | 0 |
|              | 2.9.3 | LVDS    | Trace Length Guidelines                                     | 7 | 1 |
| 2.1          | 0 E   | mbedde  | ed DisplayPort (eDP)                                        | 7 | 2 |
|              | 2.10. |         | Signal Definitions                                          |   |   |
|              | 2.10. |         | Trace Length Guidelines                                     |   |   |
| 2.1          |       |         | udio Interfaces                                             |   |   |
|              | 2.11. | _       | Codec Signal Descriptions                                   |   |   |
|              | 2.11. |         | Routing Guidelines                                          |   |   |
|              |       |         | Trace Length Guidelines                                     |   |   |
| 2 1          |       |         | eSPI Interface *SOM-7583 is not support eSPI                |   |   |
| <b>4.</b> 14 | 2.12. |         | /eSPI Signal Definition                                     |   |   |
|              |       |         | Routing Guidelines                                          |   |   |
|              | 4.14. |         | . Nowining Outdolling                                       | • |   |

## Embedded - IoT 2.12.2.1 General Signals...... 8 1 Bus Clock Routing...... 8 1 2.12.2.2 BIOS Boot Selection...... 8 7 2.13.2 SMB Signal Definitions 9 6 2.15.1 2.15.2 2.15.3 2.18 Miscellaneous Signals ...... 1 0 4 2.18.1.1 Logic Level Signals on Pins Reclaimed from VCC\_12....... 1 0 8 2.18.3 Power ...... 1 1 4

# Embedded - IoT3.1 General Power requirements1 1 43.2 VCC5\_SBY Routing1 1 43.3 ATX and AT Power Sequencing Diagrams1 1 43.4 Input Power - Rise Time1 1 73.5 Design Considerations for Carrier Boards containing FPGAs/CPLDs1 1 84 Electrical Characteristics1 1 94.1 Absolute Maximum Ratings1 1 94.2 DC Characteristics1 1 9

4.3

# **List of Tables**

| Table 1: Signal Table Terminology Descriptions                                         | ••• | 7 |
|----------------------------------------------------------------------------------------|-----|---|
| Table 2: Conventions and Terminology                                                   | ••• | 8 |
| Table 3: Module Pin-out - Required and Optional Features                               | 1   | 4 |
| Table 4: COM Express Type 10 Pin-out                                                   | 1   | 6 |
| Table 5: General Purpose PCI Express Signal Descriptions                               | 2   | 0 |
| Table 6: Differential Transitional Via Layout Recommendations                          | 2   | 7 |
| Table 7: PCI Express* Slot Card / Device Down Trace Length Guidelines                  | 2   | 9 |
| Table 8: PCI Express Gen3 * Slot Card / Device Down Trace Length Guidelines            | 3   | 0 |
| Table 9: Port / HDMI / DVI Pin-out of Type 10                                          | 3   | 1 |
| Table 10: DDI0 Signal Description                                                      | 3   | 2 |
| Table 11: DisplayPort Insertion Loss Budget                                            | 3   | 5 |
| Table 12: DisplayPort Connector / Device Down Trace Length Guidelines                  | 3   | 6 |
| Table 13: HDMI / DVI (TMDS) Insertion Loss Budget                                      | 3   | 7 |
| Table 14: HDMI / DVI Connector / Device Down Trace Length Guidelines                   | 3   | 8 |
| Table 15: LAN Interface Signal Descriptions                                            | 4   | 0 |
| Table 16: The MDI can operate in <mark>2500</mark> , 1000, 100 and 10 Mbit / sec modes | 4   | 2 |
| Table 17: 10/100/1000 Ethernet Insertion Loss Budget, 100 MHz                          | 4   | 4 |
| Table 18: Ethernet Trace Length Guidelines                                             | 4   | 5 |
| Table 19: USB Signal Descriptions                                                      | 4   | 7 |
| Table 20 : USB Insertion Loss Budget, 400 MHz                                          | 5   | 1 |
| Table 21: USB2.0 Trace Length Guidelines                                               | 5   | 5 |
| Table 22: USB3.0 Signal Definitions                                                    | 5   | 6 |
| Table 23: USB3.0 Insertion Loss Budget                                                 | 5   | 9 |
| Table 24: USB3.0 Trace Length Guidelines                                               | 6   | 1 |
| Table 25: SATA Signal Definitions                                                      | 6   | 2 |
| Table 26: SATA Insertion Loss Budge                                                    | 6   | 4 |
| Table 27: SATA Trace Length Guidelines                                                 | 6   | 6 |
| Table 28: LVDS Signal Definitions                                                      | 6   | 7 |
| Table 29: LVDS Trace Length Guidelines                                                 | 7   | 1 |
| Table 30: eDP Signal Definitions                                                       | 7   | 2 |
| Table 31: DisplayPort Connector / Device Down Trace Length Guidelines                  | 7   | 4 |
| Table 32: Audio Codec Signal Descriptions                                              | 7   | 5 |
| Table 33: Audio Trace Length Guidelines                                                | 7   | 7 |
| Table 34: LPC/eSPI Interface Signal Definition                                         | 7   | 8 |

| Table 35: LPC Trace Length Guidelines                          | . 8 | 3 |
|----------------------------------------------------------------|-----|---|
| Table 36: SPI Interface Signal Definition                      | . 8 | 4 |
| Table 37: BIOS Selection Straps                                | . 8 | 9 |
| Table 38: SPI Trace Length Guidelines                          | . 9 | 1 |
| Table 39 35: General Purpose I2C Interface Signal Descriptions | . 9 | 3 |
| Table 40: I2C Trace Length Guidelines                          | . 9 | 4 |
| Table 41: SMB Signal Definitions                               | . 9 | 6 |
| Table 42: SMB Trace Length Guidelines                          | . 9 | 7 |
| Table 43: Serial interface Signal Definitions                  | . 9 | 9 |
| Table 44: Serial interface Trace Length Guidelines1            | 0   | 0 |
| Table 45: CAN interface Signal Definitions1                    | 0   | 2 |
| Table 46: CAN interface Trace Length Guidelines1               | 0   | 3 |
| Table 47: Miscellaneous Signal Definitions1                    | 0   | 4 |
| Table 48: Signal Definition SDIO1                              | 0   | 7 |
| Table 49: Power Management Signal Definitions1                 | 0   | 9 |
| Table 50: Thermal Management Signal Definitions1               | 1   | 1 |
| Table 51: SDIO Trace Length Guidelines1                        | 1   | 2 |
| Table 52: RSVD Definitions1                                    | 1   | 3 |
| Table 53: Power Management Timings1                            | 1   | 6 |
| Table 54: Absolute Maximum Ratings1                            | 1   | 9 |
| Table 55: Input Power Consumption of 8.5V / 12V / 20V 1        | 1   | 9 |
| Table 56: Inrush Current                                       | 1   | a |

# List of Figures

| Figure 1: SOM-7583 Block Diagram                                           | 1 3 | 3 |
|----------------------------------------------------------------------------|-----|---|
| Figure 2: Differential Transitional Via Layout                             | 2 7 | 7 |
| Figure 3: Topology for PCI Express Slot Card                               | 2 8 | 3 |
| Figure 4: Topology for PCI Express Device Down                             | 2 8 | 3 |
| Figure 5: DisplayPort Loss Budget                                          | 3 5 | 5 |
| Figure 6: Topology for DisplayPort                                         | 3 6 | 3 |
| Figure 7: HDMI / DVI (TMDS) Loss Budget                                    | 3 7 | 7 |
| Figure 8: Topology for HDMI / DVI                                          | 3 8 | 3 |
| Figure 9: 10/100/1000 Ethernet Insertion Loss Budget                       | 4 4 | 1 |
| Figure 10: Topology for Ethernet Jack                                      | 4 5 | 5 |
| Figure 11: USB Insertion Loss Budget                                       | 5 1 | 1 |
| Figure 12: USB 2.0 Good Downstream Power Connection                        | 5 3 | 3 |
| Figure 13: USB 2.0 A Common Mode Choke                                     | 5 3 | 3 |
| Figure 14: Topology for USB2.0                                             | 5 5 | 5 |
| Figure 15: USB3.0/USB3.2 Insertion Loss Budget                             | 5 9 | ) |
| Figure 16: Topology for USB3.0                                             | 6 1 | 1 |
| Figure 17: SATA Insertion Loss Budge                                       | 6 4 | 1 |
| Figure 18: Topology for SATA                                               | 6 6 | 3 |
| Figure 19: Topology for LVDS                                               | 7 1 | 1 |
| Figure 20: Topology for eDP                                                | 7 4 | 1 |
| Figure 21: Topology for Audio                                              | 7 7 | 7 |
| Figure 22: Typical Routing Topology for a Module LPC Device                | 8 1 | 1 |
| Figure 23: Topology for LPC                                                | 8 3 | 3 |
| Figure 24: BIOS Selection LPC Mode                                         | 8 8 | 3 |
| Figure 25: BIOS Selection eSPI Mode                                        | 8 8 | 3 |
| Figure 26: Topology for SPI                                                | 9 1 | 1 |
| Figure 27: Topology for I2C                                                | 9 4 | 1 |
| Figure 28: Topology for SMB                                                | 9 7 | 7 |
| Figure 29: Topology for Serial interface                                   | 0 0 | ) |
| Figure 30: Topology for CAN interface 1                                    | 0 3 | 3 |
| Figure 31: Protecting Logic Level Signals on Pins Reclaimed from VCC_12V 1 | 0 8 | 3 |
| Figure 32: Topology for SDIO                                               | 1 2 | 2 |
| Figure 33: ATX Style Power Up Boot – Controlled by Power Button 1          | 1 5 | 5 |
| Figure 34: AT Style Power Up Boot                                          | 1 6 | 3 |

#### 1. Introduction

#### 1.1 About This Document

This design guide provides information for designing a custom system Carrier Board for COM Express Type 10 Module. It includes Signal Descriptions, Routing Guidelines and Trace Length Guidelines. The main purpose is designing Carrier Board for helping customers fast and easy using the module of Advantech to be designed.

#### 1.2 Signal Table Terminology

Table 1 below describes the terminology used in this section for the Signal Description tables.

The "#" symbol at the end of the signal name indicates that the active or asserted state occurs when the signal is at a low voltage level. When "#" is not present, the signal is asserted when at a high voltage level.

The terms "Input" and "Output" and their abbreviations in Table 1 below refer to the Module's view, i.e. an input is an input for the Module and not for the Carrier-Board.

Table 1: Signal Table Terminology Descriptions

| Term        | Description                                                                 |
|-------------|-----------------------------------------------------------------------------|
| I/O 3.3V    | Bi-directional signal 3.3V tolerant                                         |
| I/O 5V      | Bi-directional signal 5V tolerant                                           |
| I 3.3V      | Input 3.3V tolerant                                                         |
| I 5V        | Input 5V tolerant                                                           |
| I/O 3V3_SBY | Bi-directional 3.3V tolerant active during Suspend and running state.       |
| O 3.3V      | Output 3.3V signal level                                                    |
| O 5V        | Output 5V signal level                                                      |
| OD          | Open drain output                                                           |
| Р           | Power input/output                                                          |
| *_S0        | Signal active during running state.                                         |
| PCIE        | In compliance with PCI Express Base Specification                           |
| USB         | In compliance with the Universal Serial Bus Specification                   |
| GbE         | In compliance with IEEE 802.3ab 1000BASE-T Gigabit Ethernet                 |
| SATA        | In compliance with Serial ATA specification                                 |
| REF         | Reference voltage output. May be sourced from a Module power plane.         |
| PDS         | Pull-down strap. A Module output pin that is either tied to GND or is not   |
|             | connected. Used to signal Module capabilities (pin-out type) to the Carrier |
|             | Board.                                                                      |

## 1.3 Terminology

Table 2: Conventions and Terminology

| Terminology    | Description                                                                  |
|----------------|------------------------------------------------------------------------------|
| AC '97 / HDA   | Audio CODEC '97/High Definition Audio                                        |
| ACPI           | Advanced Configuration Power Interface – standard to implement power         |
|                | saving modes in PCAT systems                                                 |
| ADD2           | Advanced Digital Display, 2nd Generation                                     |
| ADD2/MEC       | Advanced Digital Display, 2nd Generation, Media Expansion Card               |
| Basic Module   | COM ExpressR 125mm x 95mm Module form factor.                                |
| BIOS           | Basic Input Output System - firmware in PC-AT system that is used to         |
|                | initialize system components before handing control over to the operating    |
|                | system.                                                                      |
| CAN            | Controller-area network (CAN or CAN-bus) is a vehicle bus standard           |
|                | designed to allow microcontrollers to communicate with each other within a   |
|                | vehicle without a host computer.                                             |
| Carrier Board  | An application specific circuit board that accepts a COM ExpressR Module.    |
| Compact Module | COM ExpressR 95mm x 95mm Module form factor                                  |
| CRT            | Cathode Ray Tube                                                             |
| DAC            | Digital Analog Converter                                                     |
| DDC            | Display Data Control - VESA (Video Electronics Standards Association)        |
|                | standard to allow identification of the capabilities of a VGA monitor        |
| DDI            | Digital Display Interface- containing DisplayPort, HDMI/DVI and SDVO         |
| DNI            | Do Not Install                                                               |
| DP             | DisplayPort is a digital display interface standard put forth by the Video   |
|                | Electronics StandardsAssociation (VESA). It defines a new license free,      |
|                | royalty free, digital audio/videointerconnect, intended to be used primarily |
|                | between a computer and its display monitor.                                  |
| DP             | DisplayPort is a digital display interface standard put forth by the Video   |
|                | Electronics StandardsAssociation (VESA). It defines a new license free,      |
|                | royalty free, digital audio/videointerconnect, intended to be used primarily |
|                | between a computer and its display monitor.                                  |
| DVI            | Digital Visual Interface - a Digital Display Working Group (DDWG) standard   |
|                | that defines a standard video interface supporting both digital and analog   |
|                | video signals. The digital signals use TMDS.                                 |

| Terminology     | Description                                                                    |
|-----------------|--------------------------------------------------------------------------------|
| EAPI            | Embedded Application Programming Interface                                     |
|                 | Software interface for COM ExpressR specific industrial functions              |
|                 | System information                                                             |
|                 | Watchdog timer                                                                 |
|                 | • I2C Bus                                                                      |
|                 | Flat Panel brightness control                                                  |
|                 | User storage area                                                              |
|                 | • GPIO                                                                         |
| EDID            | Extended Display Identification Data                                           |
| EDP             | Embedded DisplayPort (eDP) is a digital display interface standard             |
|                 | produced by the Video Electronics Standards Association (VESA) for digital     |
|                 | interconnect of Audio and Video.                                               |
| EEPROM          | Electrically Erasable Programmable Read-Only Memory                            |
| EFT             | Electrical Fast Transient                                                      |
| EMI             | Electromagnetic Interference                                                   |
| ESD             | Electrostatic Discharge                                                        |
| ExpressCard     | A PCMCIA standard built on the latest USB 2.0 and PCI Express buses.           |
| Extended Module | COM ExpressR 155mm x 110mm Module form factor.                                 |
| FR4             | A type of fiber-glass laminate commonly used for printed circuit boards.       |
| Gb              | Gigabit                                                                        |
| GbE             | Gigabit Ethernet                                                               |
| GPI             | General Purpose Input                                                          |
| GPIO            | General Purpose Input Output                                                   |
| GPO             | General Purpose Output                                                         |
| HDA             | Intel High Definition Audio (HD Audio) refers to the specification released by |
|                 | Intel in 2004 for delivering high definition audio that is capable of playing  |
|                 | back more channels at higher quality than AC97.                                |
| HDMI            | High Definition Multimedia Interface                                           |
| I2C             | Inter Integrated Circuit - 2 wire (clock and data) signaling scheme allowing   |
|                 | communication between integrated circuits, primarily used to read and load     |
|                 | register values.                                                               |
| DE              | Integrated Device Electronics – parallel interface for hard disk drives –      |
|                 | also known as PATA                                                             |
| Legacy Device   | Relics from the PC-AT computer that are not in use in contemporary PC          |
|                 | systems: primarily the ISA bus, UART-based serial ports, parallel printer      |
|                 | ports, PS-2 keyboards, and mice.                                               |

| Embedded | - IoT                                                                     |
|----------|---------------------------------------------------------------------------|
|          | Definitions vary as to what constitutes a legacy device. Some definitions |
|          | include IDE as a legacy device.                                           |

| Terminology        | Description                                                                  |
|--------------------|------------------------------------------------------------------------------|
| LAN                | Local Area Network                                                           |
| LPC                | Low Pin-Count Interface: a low speed interface used for peripheral circuits  |
|                    | such as Super I/O controllers, which typically combine legacy-device         |
|                    | support into a single IC.                                                    |
| LS                 | Least Significant                                                            |
| LVDS               | Low-Voltage Differential Signaling - widely used as a physical interface for |
|                    | TFT flat panels.                                                             |
|                    | LVDS can be used for many high-speed signaling applications. In this         |
|                    | document, it refers only to TFT flat-panel applications.                     |
| MEC                | Media Expansion Card                                                         |
| Mini Module        | COM ExpressR 84x55mm Module form factor                                      |
| MS                 | Most Significant                                                             |
| NA                 | Not available                                                                |
| NC                 | Not connected                                                                |
| OBD-II             | On-Board Diagnostics 2nd generation                                          |
| OEM                | Original Equipment Manufacturer                                              |
| PATA               | Parallel AT Attachment – parallel interface standard for hard-disk drives –  |
|                    | also known as IDE,AT Attachment, and as ATA                                  |
| PC-AT              | "Personal Computer - Advanced Technology" - an IBM trademark term            |
|                    | used to refer to Intel x86 based personal computers in the 1990s             |
| PCB                | Printed Circuit Board                                                        |
| PCI                | Peripheral Component Interface                                               |
| PCI Express (PCIe) | Peripheral Component Interface Express - next-generation high speed          |
|                    | Serialized I/O bus                                                           |
| PCI Express Lane   | One PCI Express Lane is a set of 4 signals that contains two differential    |
|                    | lines for Transmitter and two differential lines for Receiver. Clocking      |
|                    | information is embedded into the data stream.                                |
| PD                 | Pull Down                                                                    |
| PEG                | PCI Express Graphics                                                         |
| PHY                | Ethernet controller physical layer device                                    |
| Pin-out Type       | A reference to one of seven COM ExpressR definitions for the signals that    |
|                    | appear on the COM ExpressR Module connector pins.                            |
| PS2                | "Personal System 2" - an IBM trademark term used to refer to Intel x86       |
| PS2 Keyboard       | based personal computers in the 1990s. The term survives as a reference to   |

| Embedded - IoT |                                                                             |  |  |  |
|----------------|-----------------------------------------------------------------------------|--|--|--|
| PS2 Mouse      | the style of mouse and keyboard interface that were introduced with the PS2 |  |  |  |
|                | system.                                                                     |  |  |  |

| Terminology            | Description                                                                  |
|------------------------|------------------------------------------------------------------------------|
| PU                     | Pull Up                                                                      |
| ROM                    | Read Only Memory - a legacy term - often the device referred to as a         |
|                        | ROM can actually be written to, in a special mode. Such writable ROMs are    |
|                        | sometimes called Flash ROMs. BIOS is stored in ROM or Flash ROM.             |
| RTC                    | Real Time Clock – battery backed circuit in PC-AT systems that keeps         |
|                        | system time and dateas well as certain system setup parameters               |
| S0, S1, S2, S3, S4, S5 | Sleep States defined by the ACPI specificationS0 Full power, all devices     |
|                        | powered                                                                      |
|                        | S1Sleep State, all context maintained                                        |
|                        | S2 Sleep State, CPU and Cache context lost                                   |
|                        | S3 Suspend to RAM System context stored in RAM; RAM is in standby            |
|                        | S4 Suspend to Disk System context stored on disk                             |
|                        | S5 Soft Off Main power rail off, only standby power rail present             |
| SATA                   | Serial AT Attachment: serial-interface standard for hard disks               |
| SDVO                   | Serial Digital Video Out is a proprietary technology introduced by IntelR to |
|                        | add additional video signaling interfaces to a system. Being phased out      |
| SMBus                  | System Management Bus                                                        |
| SO-DIMM                | Small Outline Dual In-line Memory Module                                     |
| SPI                    | Serial Peripheral Interface                                                  |
| TBD                    | To be determined                                                             |
| TMDS                   | Transition Minimized Differential Signaling - a digital signaling protocol   |
|                        | between the graphics subsystem and display. TMDS is used for the DVI         |
|                        | digital signals. DC coupled                                                  |
| TPM                    | Trusted Platform Module, chip to enhance the security features of a          |
|                        | computer system.                                                             |
| UIM                    | User Identity Module                                                         |
| USB                    | Universal Serial Bus                                                         |
| VESA                   | Video Electronics Standards Association                                      |
| WDT                    | Watch Dog Timer                                                              |
|                        |                                                                              |

## 1.4 Reference Documents

| Document                                                                   |
|----------------------------------------------------------------------------|
| PICMGR COM.0 Revision 3.0 COM Express Base Specification, 2017'03'31 Final |
| Intel EDS Document                                                         |
| Intel Layout Guide Document                                                |
| ATX12V Power Supply Design Guide Rev. 2.01                                 |

## 1.5 Revision History

| Revision | Date        | PCB Rev. | Changes                                              |
|----------|-------------|----------|------------------------------------------------------|
| 0.20     | 01 27, 2021 | A101-2   | SOM-7583 design for COMe R3.0                        |
| 0.90     | 02 23, 2021 | A101-2   | 1. It's recommended that the +V5SB_CB design current |
|          |             |          | should exceed 3A.                                    |
|          |             |          |                                                      |
|          |             |          |                                                      |
|          |             |          |                                                      |
|          |             |          |                                                      |
|          |             |          |                                                      |
|          |             |          |                                                      |
|          |             |          |                                                      |
|          |             |          |                                                      |
|          |             |          |                                                      |
|          |             |          |                                                      |

#### 1.6 SOM-7583 Block Diagram

Figure 1: SOM-7583 Block Diagram

# Block Diagram COM-express R3.0 Type 10





## 2.1 Module Pin-out Types 10 - Required and Optional Features

COM Express Required and Optional features are summarized in the following table3. The features identified as Minimum (Min.) **shall** be implemented by all Modules. Features identified up to Maximum (Max) **may** be additionally implemented by a Module.

Table 3: Module Pin-out - Required and Optional Features

| Feature                          | Type 10 Min / Max | SOM-7583 |
|----------------------------------|-------------------|----------|
| System I/O                       |                   |          |
| PCI Express Lanes 0 - 5          | 1 / 4             | 4        |
| 1Gb LAN Port 0                   | 1/1               | 1        |
| DDI 0                            | 0/1               | 1        |
| LVDS Channel A                   | 0/1               | 0        |
| eDP on LVDS CH A pins            | 0/1               | 1        |
| Serial Ports 1 - 2               | 0/2               | 2        |
| CAN interface on SER1            | 0/1               | 1        |
| SATA Ports                       | 1/2               | 2        |
| HDA Digital Interface            | 0/1               | 1        |
| USB 2.0 Ports                    | 4/8               | 8        |
| USB0 Client                      | 0/1               | 0        |
| USB7 Client                      | 0/1               | 0        |
| USB 3.0 Ports                    | 0/2               | 2        |
| LPC Bus or eSPI                  | 1/1               | 1        |
| SPI (Devices)                    | 1/2               | 2        |
|                                  |                   |          |
| SDIO (muxed on GPIO)             | 0/1               | 0        |
| General Purpose I/O              | 8/8               | 8        |
| SMBus                            | 1/1               | 1        |
| 12C                              | 1/1               | 1        |
| Watchdog Timer                   | 0/1               | 1        |
| Speaker Out                      | 1/1               | 1        |
| Carrier Board BIOS Flash Support | 0/1               | 1        |
| Reset Functions                  | 1/1               | 1        |
| Trusted Platform Module (TPM_PP) | 0/1               | 0        |

|  | _ |  |  |  |  |
|--|---|--|--|--|--|

| Feature                   | Type 10 Min / Max | SOM-7583 |
|---------------------------|-------------------|----------|
| Power Management          |                   |          |
| Thermal Protection        | 0/1               | 1        |
| Battery Low Alarm         | 0/1               | 1        |
| Suspend/Wake Signals      | 0/3               | 2        |
| Power Button Support      | 1/1               | 1        |
| Power Good                | 1/1               | 1        |
| VCC_5V_SBY Contacts       | 4 / 4             | 4        |
| Sleep Input               | 0/1               | 1        |
| Lid Input                 | 0/1               | 1        |
| Carrier Board Fan Control | 0/1               | 1        |
| Power                     |                   |          |
| VCC_12V Contacts          | 12 / 12           | 12       |

## 2.2 COM Express Type 10 Connector Pin-out

Table 4: COM Express Type 10 Pin-out

#### Connector Rows A and B

| Pin# | Type 10        | SOM-7583   | Pin# | Type 10 Description    | SOM-7583   |
|------|----------------|------------|------|------------------------|------------|
|      | Description    | Difference |      |                        | Difference |
| A1   | GND            |            | B1   | GND                    |            |
| A2   | GBE0_MDI3-     |            | B2   | GBE0_ACT#              |            |
| A3   | GBE0_MDI3+     |            | В3   | LPC_FRAME# / ESPI_CS0# | LPC_FRAME# |
| A4   | GBE0_LINK100#  |            | B4   | LPC_AD0 / ESPI_IO_0    | LPC_AD0    |
| A5   | GBE0_LINK1000# |            | B5   | LPC_AD1 / ESPI_ IO_1   | LPC_AD1    |
| A6   | GBE0_MDI2-     |            | В6   | LPC_AD2 / ESPI_ IO_2   | LPC_AD2    |
| A7   | GBE0_MDI2+     |            | B7   | LPC_AD3 / ESPI_ IO_3   | LPC_AD3    |
| A8   | GBE0_LINK#     |            | B8   | LPC_DRQ0#/ESPI_ALERT0# | NC         |
| A9   | GBE0_MDI1-     |            | В9   | LPC_DRQ1#/ESPI_ALERT1# | NC         |
| A10  | GBE0_MDI1+     |            | B10  | LPC_CLK/ESPI_CK        | LPC_CLK    |
| A11  | GND            |            | B11  | GND                    |            |
| A12  | GBE0_MDI0-     |            | B12  | PWRBTN#                |            |
| A13  | GBE0_MDI0+     |            | B13  | SMB_CK                 |            |
| A14  | GBE0_CTREF     | NC         | B14  | SMB_DAT                |            |
| A15  | SUS_S3#        |            | B15  | SMB_ALERT#             |            |
| A16  | SATA0_TX+      |            | B16  | SATA1_TX+              |            |
| A17  | SATA0_TX       |            | B17  | SATA1_TX               |            |
| A18  | SUS_S4#        |            | B18  | SUS_STAT#/ESPI_RESET#  | SUS_STAT#  |
| A19  | SATA0_RX+      |            | B19  | SATA1_RX+              |            |
| A20  | SATA0_RX       |            | B20  | SATA1_RX-              |            |
| A21  | GND            |            | B21  | GND                    |            |
| A22  | USB_SSRX0+-    |            | B22  | USB_SSTX0-             |            |
| A23  | USB_SSRX0+     |            | B23  | USB_SSTX0+             |            |
| A24  | SUS_S5#        |            | B24  | PWR_OK                 |            |
| A25  | USB_SSRX1-     |            | B25  | USB_SSTX1-             |            |
| A26  | USB_SSRX1+     |            | B26  | USB_SSTX1+ -           |            |
| A27  | BATLOW#        |            | B27  | WDT                    |            |
| A28  | (S)ATA_ACT#    |            | B28  | HDA_SDIN2              | NC         |
| A29  | HDA_SYNC       |            | B29  | HDA_SDIN1              |            |
| A30  | HDA_RST#       |            | B30  | HDA_SDIN0              |            |
| A31  | GND            |            | B31  | GND                    |            |
| A32  | HDA_BITCLK     |            | B32  | SPKR                   |            |



| Pin# | Type 10 Description  | SOM-7583   | Pin# | Type 10 Description | SOM-7583      |
|------|----------------------|------------|------|---------------------|---------------|
|      |                      | Difference |      |                     | Difference    |
| A33  | HDA_SDOUT            |            | B33  | I2C_CK              |               |
| A34  | BIOS_DIS0#/ESPI_SAFS | BIOS_DIS0# | B34  | I2C_DAT             |               |
| A35  | THRMTRIP#            |            | B35  | THRM#               |               |
| A36  | USB6-                |            | B36  | USB7-               |               |
| A37  | USB6+                |            | B37  | USB7+               |               |
| A38  | USB_6_7_OC#          |            | B38  | USB_4_5_OC#         |               |
| A39  | USB4-                |            | B39  | USB5-               |               |
| A40  | USB4+                |            | B40  | USB5+               |               |
| A41  | GND                  |            | B41  | GND                 |               |
| A42  | USB2-                |            | B42  | USB3-               |               |
| A43  | USB2+                |            | B43  | USB3+               |               |
| A44  | USB_2_3_OC#          |            | B44  | USB_0_1_OC#         |               |
| A45  | USB0-                |            | B45  | USB1-               |               |
| A46  | USB0+                |            | B46  | USB1+               |               |
| A47  | VCC_RTC              |            | B47  | ESPI_EN#            |               |
| A48  | RSVD                 | VRALERT#   | B48  | USB0_HOST_PRSNT     | NC            |
| A49  | GBE0_SDP             |            | B49  | SYS_RESET#          |               |
| A50  | LPC_SERIRQ/ESPI_CS1# | LPC_SERIRQ | B50  | CB_RESET#           |               |
| A51  | GND                  |            | B51  | GND                 |               |
| A52  | RSVD                 | SML0ALERT# | B52  | RSVD                | SML1_CLK      |
| A53  | RSVD                 | SML0ALERT# | B53  | RSVD                | SML1_DATA     |
| A54  | GPI0                 |            | B54  | GPO1                |               |
| A55  | RSVD                 | SML0_CLK   | B55  | RSVD                | DDI0_CTRLCLK  |
| A56  | RSVD                 | SML0_DATA  | B56  | RSVD -              | DDI0_CTRLDATA |
| A57  | GND                  |            | B57  | GPO2                |               |
| A58  | PCIE_TX3+            |            | B58  | PCIE_RX3+           |               |
| A59  | PCIE_TX3-            |            | B59  | PCIE_RX3-           |               |
| A60  | GND                  |            | B60  | GND                 |               |
| A61  | PCIE_TX2+            |            | B61  | PCIE_RX2+           |               |
| A62  | PCIE_TX2-            |            | B62  | PCIE_RX2-           |               |
| A63  | GPI1                 |            | B63  | GPO3                |               |
| A64  | PCIE_TX1+            | _          | B64  | PCIE_RX1+           | _             |
| A65  | PCIE_TX1-            |            | B65  | PCIE_RX1-           |               |
| A66  | GND                  |            | B66  | WAKE0#              |               |
| A67  | GPI2                 |            | B67  | WAKE1#              |               |



| Pin#       | Type 10 Description    | SOM-7583                    | Pin#       | Type 10 Description     | SOM-7583      |
|------------|------------------------|-----------------------------|------------|-------------------------|---------------|
|            |                        | Difference                  |            |                         | Difference    |
| A68        | PCIE_TX0+              |                             | B68        | PCIE_RX0+               |               |
| A69        | PCIE_TX0-              |                             | B69        | PCIE_RX0-               |               |
| A70        | GND                    |                             | B70        | GND                     |               |
| A71        | LVDS_A0+ / eDP_TX2+    | eDP_TX2+                    | B71        | DDI0_PAIR0+             |               |
| A72        | LVDS_A0- / eDP_TX2-    | eDP_TX2-                    | B72        | DDI0_PAIR0-             |               |
| A73        | LVDS_A1+ / eDP_TX1+    | eDP_TX1+                    | B73        | DDI0_PAIR1+             |               |
| A74        | LVDS_A1- / eDP_TX1-    | eDP_TX1-                    | B74        | DDI0_PAIR1-             |               |
| A75        | LVDS_A2+ / eDP_TX0+    | eDP_TX0+                    | B75        | DDI0_PAIR2+             |               |
| A76        | LVDS_A2- / eDP_TX0-    | eDP_TX0-                    | B76        | DDI0_PAIR2-             |               |
| A77        | LVDS_VDD_EN/           | eDP_VDD_EN                  | B77        | DDI0_PAIR4+             | DDI0_TBT_AUX+ |
|            | eDP_VDD_EN             |                             |            |                         |               |
| A78        | LVDS_A3+               | NC                          | B78        | DDIO_PAIR4-             | DDI0_TBT_AUX- |
| A79        | LVDS_A3-               | NC                          | B79        | LVDS_BKLT_EN/           | eDP_BKLT_EN   |
| 400        | GND                    |                             | DOO        | eDP_BKLT_EN             |               |
| A80<br>A81 | LVDS_A_CK+/ eDP_TX3+   | eDP_TX3+                    | B80        | GND<br>DDIO DAID31      |               |
| A82        | LVDS_A_CK-/ eDP_TX3-   | eDP_TX3-                    | B81<br>B82 | DDI0_PAIR3+ DDI0_PAIR3- |               |
| A83        | LVDS_I2C_CK/ eDP_AUX+  | eDP_AUX+                    | B83        | LVDS_BKLT_CTRL/         | eDP_BKLT_CTRL |
| Aos        | LVDO_IZO_CIV eDI _AOAT | ebi _AoXi                   | БОЗ        | eDP_BKLT_CTRL           | ebi_bkti_ctkt |
| A84        | LVDS_I2C_DAT/ eDP_AUX- | eDP_AUX-                    | B84        | VCC_5V_SBY              |               |
| A85        | GPI3                   |                             | B85        | VCC_5V_SBY              |               |
| A86        | RSVD                   | CB_I2C_ALERT#               | B86        | VCC_5V_SBY              |               |
| A87        | eDP_HPD                |                             | B87        | VCC_5V_SBY              |               |
| A88        | PCIE_CLK_REF+          |                             | B88        | BIOS_DIS1#              |               |
| A89        | PCIE_CLK_REF-          |                             | B89        | DDI0_HPD                |               |
| A90        | GND                    |                             | B90        | GND                     |               |
| A91        | SPI_POWER              |                             | B91        | DDI0_PAIR5+             | NC            |
| A92        | SPI_MISO               |                             | B92        | DDI0_PAIR5-             | PMC_ALERT#    |
| A93        | GPO0                   |                             | B93        | DDI0_PAIR6+             | NC            |
| A94        | SPI_CLK                |                             | B94        | DDI0_PAIR6-             | NC            |
| A95        | SPI_MOSI               |                             | B95        | DDI0_DDC_AUX_SEL        |               |
| A96        | TPM_PP                 | NC                          | B96        | USB7_HOST_PRSNT         | NC            |
| A97        | TYPE10#                |                             | B97        | SPI_CS#                 |               |
| A98        | SER0_TX                |                             | B98        | DDI0_CTRLCLK_AUX+       |               |
| A99        | SER0_RX                |                             | B99        | DDI0_CTRLDATA_AUX-      |               |
| A100       | GND                    |                             | B100       | GND                     |               |
| A101       | SER1_TX/CAN_TX         | CAN bus is option function. | B101       | FAN_PWMOUT              |               |
| A102       | SER1_RX/CAN_RX         | CAN bus is option function  | B102       | FAN_TACHIN              |               |



#### Connector Rows A and B

| Pin# | Type 10 Description | SOM-7583   | Pin# | Type 10 Description | SOM-7583   |
|------|---------------------|------------|------|---------------------|------------|
|      |                     | Difference |      |                     | Difference |
| A103 | LID#                |            | B103 | SLEEP#              |            |
| A104 | VCC_12V             |            | B104 | VCC_12V             |            |
| A105 | VCC_12V             |            | B105 | VCC_12V             |            |
| A106 | VCC_12V             |            | B106 | VCC_12V             |            |
| A107 | VCC_12V             |            | B107 | VCC_12V             |            |
| A108 | VCC_12V             |            | B108 | VCC_12V             |            |
| A109 | VCC_12V             |            | B109 | VCC_12V             |            |
| A110 | GND                 |            | B110 | GND                 |            |

### 2.3 PCI Express

#### 2.3.1 COM Express A-B Connector PCle Groups

COM Express Type 10 Modules have only one group of PCIe lanes. This group has up to 4 PCIe Gen1/Gen2/Gen3 signaling lanes.

#### 2.3.2 General Purpose PCIe Signal Definitions

The general purpose PCI Express interface of the COM Express Type 10 Module on the COM Express A-B connector consists of up to 4 PCIe Gen1/Gen2/Gen3 signaling lanes, each with a receive and transmit differential signal pair designated from PCIE\_RX0 (+ and -) to PCIE\_RX3 (+ and -) and correspondingly from PCIE\_TX0 (+ and -) to PCIE\_TX3 (+ and -). The 4 lanes may be grouped into various link widths as defined in the COM Express spec.

Table 5: General Purpose PCI Express Signal Descriptions

| Signal    | Pin# | Description                                        | I/O    | Note |
|-----------|------|----------------------------------------------------|--------|------|
| PCIE_RX0+ | B68  | PCIe channel 0. Receive Input differential pair.   | I PCIE |      |
| PCIE_RX0- | B69  | Carrier Board:                                     |        |      |
|           |      | Device - Connect AC Coupling cap 0.22uF near       |        |      |
|           |      | COME to PCIE0 x1 device PETp/n0.                   |        |      |
|           |      | Slot - Connect to PCIE0 x1 Conn pin A16, A17       |        |      |
|           |      | PERp/n0.                                           |        |      |
|           |      | N/C if not used.                                   |        |      |
| PCIE_TX0+ | A68  | PCIe channel 0. Transmit Output differential pair. | O PCIE |      |
| PCIE_TX0- | A69  | Module has integrated AC Coupling Capacitor.       |        |      |
|           |      | Carrier Board:                                     |        |      |
|           |      | Device - Connect to PCIE0 x1 device PERp/n0.       |        |      |
|           |      | Slot - Connect to PCIE0 x1 Conn pin B14, B15       |        |      |
|           |      | PETp/n0.                                           |        |      |
|           |      | N/C if not used.                                   |        |      |

| Signal    | Pin# | Description                                        | I/O    | Note |
|-----------|------|----------------------------------------------------|--------|------|
| PCIE_RX1+ | B64  | PCIe channel 1. Receive Input differential pair.   | I PCIE |      |
| PCIE_RX1- | B65  | Carrier Board:                                     |        |      |
|           |      | Device - Connect AC Coupling cap 0.22uF near to    |        |      |
|           |      | PCIE1 x1 device PETp/n0.                           |        |      |
|           |      | Slot - Connect to PCIE1 x1 Conn pin A16, A17       |        |      |
|           |      | PERp/n0.                                           |        |      |
|           |      | N/C if not used.                                   |        |      |
| PCIE_TX1+ | A64  | PCIe channel 1. Transmit Output differential pair. | O PCIE |      |
| PCIE_TX1- | A65  | Module has integrated AC Coupling Capacitor.       |        |      |
|           |      | Carrier Board:                                     |        |      |
|           |      | Device - Connect to PCIE1 x1 device PERp/n0.       |        |      |
|           |      | Slot - Connect to PCIE1 x1 Conn pin B14, B15       |        |      |
|           |      | PETp/n0.                                           |        |      |
|           |      | N/C if not used.                                   |        |      |
| PCIE_RX2+ | B61  | PCIe channel 2. Receive Input differential pair.   | I PCIE |      |
| PCIE_RX2- | B62  | Carrier Board:                                     |        |      |
|           |      | Device - Connect AC Coupling cap 0.22uF near       |        |      |
|           |      | COME to PCIE2 x1 device PETp/n0.                   |        |      |
|           |      | Slot - Connect to PCIE2 x1 Conn pin A16, A17       |        |      |
|           |      | PERp/n0.                                           |        |      |
|           |      | N/C if not used.                                   |        |      |
| PCIE_TX2+ | A61  | PCIe channel 2. Transmit Output differential pair. | O PCIE |      |
| PCIE_TX2- | A62  | Module has integrated AC Coupling Capacitor.       |        |      |
|           |      | Carrier Board:                                     |        |      |
|           |      | Device - Connect to PCIE2 x1 device PERp/n0.       |        |      |
|           |      | Slot - Connect to PCIE2 x1 Conn pin B14, B15       |        |      |
|           |      | PETp/n0.                                           |        |      |
|           |      | N/C if not used.                                   |        |      |
| PCIE_RX3+ | B58  | PCIe channel 3. Receive Input differential pair.   | I PCIE |      |
| PCIE_RX3- | B59  | Carrier Board:                                     |        |      |
|           |      | Device - Connect AC Coupling cap 0.22uF near to    |        |      |
|           |      | PCIE3 x1 device PETp/n0.                           |        |      |
|           |      | Slot - Connect to PCIE3 x1 Conn pin A16, A17       |        |      |
|           |      | PERp/n0.                                           |        |      |
|           |      | N/C if not used.                                   |        |      |

| Signal        | Pin# | Description                                            | I/O     | Note |
|---------------|------|--------------------------------------------------------|---------|------|
| PCIE_TX3+     | A58  | PCIe channel 3. Transmit Output differential pair.     | O PCIE  |      |
| PCIE_TX3-     | A59  | Module has integrated AC Coupling Capacitor.           |         |      |
|               |      | Carrier Board:                                         |         |      |
|               |      | Device - Connect to PCIE3 x1 device PERp/n0.           |         |      |
|               |      | Slot - Connect to PCIE3 x1 Conn pin B14, B15           |         |      |
|               |      | PETp/n0.                                               |         |      |
|               |      | N/C if not used.                                       |         |      |
| PCIE_CLK_REF+ | A88  | PCIe Reference Clock for all COM Express PCIe          | O PCIE  |      |
| PCIE_CLK_REF- | A89  | lanes, and for PEG lanes.                              |         |      |
|               |      | Carrier Board:                                         |         |      |
|               |      | Connect $0\Omega$ in series to                         |         |      |
|               |      | Device - PCIE device REFCLK+, REFCLK                   |         |      |
|               |      | Slot - PCIE Conn pin A13 REFCLK+, A14 REFCLK           |         |      |
|               |      | *Connect to PCIE Clock Buffer input to provide PCIE    |         |      |
|               |      | clocks output for more than one PCIE devices or        |         |      |
|               |      | slots.                                                 |         |      |
|               |      | N/C if not used.                                       |         |      |
| CB_RESET#     | B50  | Reset output from Module to Carrier Board. Active      | O 3.3V  |      |
|               |      | low.                                                   | Suspend |      |
|               |      | Issued by Module chipset and may result from a low     | CMOS    |      |
|               |      | SYS_RESET# input, a low PWR_OK input, a                |         |      |
|               |      | VCC_12V power input that falls below the minimum       |         |      |
|               |      | specification, a watchdog timeout, or may be initiated |         |      |
|               |      | by the Module software.                                |         |      |
|               |      | Module has integrated 3.3V buffer and series           |         |      |
|               |      | resistor.                                              |         |      |
|               |      | Connect to reset pin of devices except PCI slots or    |         |      |
|               |      | devices.                                               |         |      |
|               |      | N/C if not used.                                       |         |      |
| WAKE0#        | B66  | PCI Express wake up event signal.                      | I 3.3V  |      |
|               |      | Module has integrated PU resistor to 3.3VDUAL          | Suspend |      |
|               |      | Device - Connect to WAKE# pin of PCIE device.          | CMOS    |      |
|               |      | Slot - Connect to WAKE# pin B11 of PCIE slot.          |         |      |
|               |      | Express Card - Connect to WAKE# pin 11 of              |         |      |
|               |      | Express Card socket.                                   |         |      |
|               |      | N/C if not used.                                       |         |      |

Notes:

#### 2.3.3 PCI Express Lane Configurations - Per COM Express Spec

According to the COM Express specification, the general purpose PCIe lanes on the A-B connector can be configured as up to 4 PCI Express x1 links or may be combined into various combinations of x4, x2 and x1 links that add up to a total of 4 lanes. These configuration possibilities are based on the COM Express Module's chip-set capabilities.

The COM Express specification defines a "fill order" from mapping PCIe links that are wider than x1 onto the COM Express pins. For example, the spec requires that a x4 PCI Express link be mapped to COM Express PCI Express lanes 0,1,2 and 3. Refer to the COM Express specification for details.

Note: All PCI Express devices are required to work in x1 mode as well as at their full capability. A x4 PCIe card for example is required by the PCI Express specification to be usable in x4 and / or x1 mode.

#### 2.3.4 PCI Express\* General Routing Guidelines

#### 2.3.4.1 PCI Express Insertion Loss Budget with Slot Card

PCI Express Insertion Loss Budget, 1.25 GHz with Carrier Board Slot Card



The module transmit and receive insertion loss budgets are different due to the presence of the coupling caps in the module transmit path. The module transmit path insertion loss budget shall be 4.65 dB (3.46 dB + 1.19 dB). The module receive path insertion loss budget shall be 3.46 dB. COM ExpressTM connector loss is accounted for separately.

The Carrier Board transmit and receive insertion loss budgets are the same in this case. The Carrier Board insertion loss budget shall be 4.40 dB. COM ExpressTM connector and slot card connector losses are accounted for separately.

The slot card transmit and receive insertion loss budgets are different due to the presence of the coupling caps in the slot card's transmit path. The slot card's transmit path insertion loss budget is 3.84 dB (2.65 dB + 1.19 dB) per the PCI Express Card Electromechanical Specification Revision 1.1. The slot card's receive path insertion loss budget is 2.65 dB per the same specification. Slot card connector loss is accounted for separately.

| Emb            | Embedded - IoT |                                                                                        |  |  |  |
|----------------|----------------|----------------------------------------------------------------------------------------|--|--|--|
| Segment        | Loss (dB)      |                                                                                        |  |  |  |
|                | max. Length    | Notes                                                                                  |  |  |  |
|                | [mm/inches]    |                                                                                        |  |  |  |
| L <sub>A</sub> | 3.46           | Allowance for 5.15 inches of module trace 3.45 dB loss @ 0.28 dB / GHz /               |  |  |  |
|                | 130/5.15       | inch and 1.66 dB crosstalk allowance. Coupling caps not included.                      |  |  |  |
| Coupling       | 1.19           | 1.19 dB loss. From PCI Express Card Electromechanical Spec., Rev. 1.1,                 |  |  |  |
| Caps           |                | parameters ( $L_{\text{ST}}-L_{\text{SR}}$ ). Includes crosstalk allowance of 0.79 dB. |  |  |  |
| L <sub>B</sub> | 0.25           | COM Express <sup>™</sup> connector at 1.25 GHz measured value: 0.25 dB loss.           |  |  |  |
| L <sub>C</sub> | 4.4            | Allowance for 9 inches of Carrier Board trace 4.40 db loss @ 0.28 dB / GHz             |  |  |  |
|                | 228/9.0        | / inch and a 1.25 dB crosstalk allowance.                                              |  |  |  |
| L <sub>D</sub> | 1.25           | 1.25 dB loss. PCI Express Card Electromechanical Spec Rev 1.1 "guard                   |  |  |  |
|                |                | band" allowance for slot connector – includes 1.0 dB connector loss.                   |  |  |  |
| L <sub>E</sub> | 2.65           | 2.65 dB loss. From PCI Express Card Electromechanical Spec., Rev.                      |  |  |  |
|                |                | 1.1(without coupling caps; L <sub>AR</sub> ). Implied crosstalk allowance is 1.25 dB.  |  |  |  |
| Total          | 13.20          | 13.20 dB loss.                                                                         |  |  |  |

#### PCI Express Insertion Loss Budget, 2.5 GHz with Carrier Board Slot Card

For "device up" PCIe Gen 2 operation, the Module PCIe maximum trace length is restricted to 5.0 inches and the Carrier Board maximum trace to 4.45 inches. Shorter lengths will yield additional margin and are encouraged where possible. Results assumed FR4 dielectrics.

Other dielectrics with lower losses could be considered, but were not simulated.

It should be noted that a use case exists that might result in reduced PCI Express bandwidth. This use case is tied to Carrier boards with a PCI Express slot (device up). PCI Express Gen 1 and Gen 2 signaling rates use the same PCI Express connector – there is no mechanical keying mechanism to identify the capabilities of the PCI Express slot or the PCI Express board plugged into the slot. This can lead to the situation where the Module and PCI Express board attempt a PCI Express Gen2 signaling rate connection over a Carrier that does not meet the routing guidelines for Gen 2 signaling rates. In a worst case scenario the devices might connect at Gen2 signaling rate with a high number of errors impacting the actual data throughput. It should be noted that there is a Carrier EEPROM on the Carrier which would allow the Module to determine the Carrier board capabilities but this is not a requirement in COM.0.

| Segment        | max. Length [mm/inches] | Notes                                                                        |  |  |
|----------------|-------------------------|------------------------------------------------------------------------------|--|--|
| L <sub>A</sub> | 127/5.0                 | Allowance for module trace. Coupling cap effects included within simulation. |  |  |
| L <sub>B</sub> |                         | COM Express™ connector simulated at 2.5 GHz.                                 |  |  |
| L <sub>C</sub> | 113/4.45                | Allowance for Carrier Board.                                                 |  |  |
| L <sub>D</sub> |                         | PCI Express Card slot connector simulated at 2.5 GHz.                        |  |  |
| L <sub>E</sub> | 80/3.15                 | Slot Card trace length from PCI Express Card Electromagnetical Spec.,        |  |  |
|                |                         | Rev. 1.1                                                                     |  |  |
| Total          | 320/12.6                | PCIe GEN2 Data clocked architecture                                          |  |  |

#### 2.3.4.2 PCI Express Insertion Loss Budget with Carrier Board PCIE Device

PCI Express Insertion Loss Budget, 1.25 GHz with Carrier Board PCIE Device



The module transmit and receive insertion loss budgets are different due to the presence of the coupling caps in the module transmit path. The module transmit path insertion loss budget shall be 4.65 dB (3.46 dB + 1.19 dB). The module receive path insertion loss budget shall be 3.46 dB. COM ExpressTM connector loss is accounted for separately.

The Carrier Board transmit and receive insertion loss budgets are different due to the presence of the coupling caps in the Carrier Board transmit path. The Carrier Board transmit path insertion loss budget shall be 9.49 dB (8.30 dB + 1.19 dB). The Carrier Board receive path insertion loss shall be 8.30 dB. COM ExpressTM connector loss is accounted for separately.

PCI Express Insertion Loss Budget, 1.25 GHz with Carrier Board PCIE Device

| Segment        | Loss (dB)   |                                                                              |  |
|----------------|-------------|------------------------------------------------------------------------------|--|
|                | max. Length | Notes                                                                        |  |
|                | [mm/inches] |                                                                              |  |
| L <sub>A</sub> | 3.46        | Allowance for 5.15 inches of module trace 3.46 dB loss @ 0.28 dB / GHz /     |  |
|                | 131/5.15    | inch and 1.66 dB crosstalk allowance. Coupling caps not included.            |  |
| Coupling       | 1.19        | .19 dB loss. From PCI Express Card Electromechanical Spec., Rev. 1.1,        |  |
| Caps           |             | parameters (LST- LSR). Includes crosstalk allowance of 0.79 dB.              |  |
| L <sub>B</sub> | 0.25        | COM Express <sup>™</sup> connector at 1.25 GHz measured value: 0.25 dB loss. |  |
| L <sub>C</sub> | 8.3         | Allowance for 15.85 inches of Carrier Board trace 8.30 dB loss @ 0.28 dB /   |  |
|                | 402/15.85   | GHz / inch and a 2.75 dB crosstalk allowance.                                |  |
| Total          | 13.2        | 13.2dB loss                                                                  |  |

#### PCI Express Insertion Loss Budget, 2.5 GHz with Carrier Board PCIE Device

For "device down" PCIe Gen 2 operation, the Module PCIe maximum trace length is restricted to 5.0 inches and the Carrier Board maximum trace to 8.0 inches. Shorter lengths will yield additional margin and are encouraged where possible. Results assumed FR4 dielectrics. Other dielectrics with lower losses could be considered, but were not simulated.

| Segment        | max. Length [mm/inches] | Notes                                                                        |  |
|----------------|-------------------------|------------------------------------------------------------------------------|--|
| L <sub>A</sub> | 127/5                   | Allowance for module trace. Coupling cap effects included within simulation. |  |
| L <sub>B</sub> |                         | COM Express™ connector simulated at 2.5 GHz.                                 |  |
| L <sub>C</sub> | 203/8                   | Allowance for Carrier Board trace.                                           |  |
| Total          | 330/13.0                | PCIe GEN2 Data clocked architecture                                          |  |

#### 2.3.4.3 PCI Express Differential Transitional Via Recommendations

Transitional vias will use oval-shapes anti-pads on all plane layers. This can be created using a rectangular-shaped void to overlap with the usual round-shaped via anti-pad. The vias must also have a symmetrical trace entry.

Figure 2 and Table 6 provides the transitional differential via pad stack details.

Figure 2: Differential Transitional Via Layout



Table 6: Differential Transitional Via Layout Recommendations

| Parameter                     | Units | Recommendation |
|-------------------------------|-------|----------------|
| Via Diameter                  | mils  | 10             |
| Via Pad Size                  | mils  | 22             |
| Oval-Shaped Anti-Pad Size     | mils  | 32             |
| Via to via Distance(centered) | mils  | 35             |

#### 2.3.5 PCI Express\* Trace Length Guidelines

Figure 3: Topology for PCI Express Slot Card.



Figure 4: Topology for PCI Express Device Down.



Table 7: PCI Express\* Slot Card / Device Down Trace Length Guidelines

| Parameter                     | PCI Express Gen2                                   | Notes |
|-------------------------------|----------------------------------------------------|-------|
| Symbol Rate / PCle Lane       | 5.0 G Symbols/s                                    |       |
| Differential Impedance Target | 85Ω±10%                                            |       |
| Single End                    | 50Ω±10%                                            |       |
| Spacing between differential  | Min. 50mils                                        |       |
| pairs and high-speed periodic |                                                    |       |
| signals                       |                                                    |       |
| Spacing between differential  | Min. 20mils                                        |       |
| pairs and low-speed non       |                                                    |       |
| periodic signals              |                                                    |       |
| Spacing between RX and TX     | Min. 20mils                                        |       |
| pairs (inter-pair) (s)        |                                                    |       |
| Spacing from edge of plane    | Min. 40mils                                        |       |
| LA + LB                       | Please see the SOM-7583 Layout Checklist           |       |
| Lc                            | Carrier Board Length                               |       |
| Max length of LA+LB+LC        | Slot Card: 9"                                      | 2     |
|                               | Device Down: 11"                                   |       |
| Length matching               | Differential pairs (intra-pair): Max. ±5 mils      |       |
|                               | REFCLK+ and REFCLK- (intra-pair):Max. ±5mils       |       |
| Reference Plane               | GND referencing preferred                          |       |
|                               | Min 40-mil trace edge-to-major plane edge spacing  |       |
|                               | GND stitching vias required next to signal vias if |       |
|                               | transitioning layers between GND layers            |       |
|                               | Power referencing acceptable if stitching caps are |       |
|                               | used                                               |       |
| Carrier Board Via Usage       | Max. 2 vias per TX trace, Max. 4 vias per RX trace |       |
| AC coupling                   | The AC coupling capacitors for the TX lines are    | 1     |
|                               | incorporated on the COM Express Module. The AC     |       |
|                               | coupling capacitors for RX signal lines have to be |       |
|                               | implemented on the customer COM Express Carrier    |       |
|                               | Board. Capacitor type: X7R, 220nF ±10%, 16V, shape |       |
|                               | 0402.                                              |       |

#### Notes:

- 1. AC caps are recommended to be placed close to PCIe device side (avoid placing AC cpas on mid-bus).
- 2. If the total length exceeds the specification, it will need to add a re-timer or re-driver on the carrier board.

Table 8: PCI Express Gen3 \* Slot Card / Device Down Trace Length Guidelines

| Parameter                          | PCI Express Gen3                                   | Notes |
|------------------------------------|----------------------------------------------------|-------|
| Symbol Rate / PCIe Lane            | 8.0 G Symbols/s                                    |       |
| Differential Impedance Target      | 85Ω±10%                                            |       |
| Single End                         | 50Ω±10%                                            |       |
| Spacing between differential pairs | Min. 50mils                                        |       |
| and high-speed periodic signals    |                                                    |       |
| Spacing between differential pairs | Min. 20mils                                        |       |
| and low-speed non periodic         |                                                    |       |
| signals                            |                                                    |       |
| Spacing between RX and TX          | Min. 20mils                                        |       |
| pairs (inter-pair) (s)             |                                                    |       |
| Spacing from edge of plane         | Min. 40mils                                        |       |
| LA + LB                            | Please see the SOM-7583 Layout Checklist           |       |
| Lc                                 | Carrier Board Length                               |       |
| Max length of LA+LB+LC             | Slot Card: 8"                                      | 2     |
|                                    | Device Down: 9"                                    |       |
| Length matching                    | Differential pairs (intra-pair): Max. ±5 mils      |       |
|                                    | REFCLK+ and REFCLK- (intra-pair):Max. ±5mils       |       |
| Reference Plane                    | GND referencing preferred                          |       |
|                                    | Min 40-mil trace edge-to-major plane edge spacing  |       |
|                                    | GND stitching vias required next to signal vias if |       |
|                                    | transitioning layers between GND layers            |       |
|                                    | Power referencing acceptable if stitching caps are |       |
|                                    | used                                               |       |
| Carrier Board Via Usage            | Max. 2 vias / TX                                   |       |
|                                    | Max. 4 vias / RX (to device)                       |       |
|                                    | Max. 2 vias / RX (to slot)                         |       |
| AC coupling                        | The AC coupling capacitors for the TX lines are    | 1     |
|                                    | incorporated on the COM Express Module. The AC     |       |
|                                    | coupling capacitors for RX signal lines have to be |       |
|                                    | implemented on the customer COM Express Carrier    |       |
|                                    | Board. Capacitor type: X7R, 220nF ±10%, 16V, shape |       |
|                                    | 0402.                                              |       |

#### Notes:

- 1. AC caps are recommended to be placed close to PCIe device side (avoid placing AC cpas on mid-bus).
- 2. If the total length exceeds the specification, it will need to add a re-timer or re-driver on the carrier board.

## 2.4 Digital Display Interfaces (DDI)

Module Types 10 use Digital Display Interfaces (DDI) to provide DisplayPort, HDMI/DVI, and SDVO interfaces. Type 10 Modules can contain a single DDI (DDI[0]) that can support DisplayPort, HDMI/DVI, and SDVO.

The main difference is that SDVO is only supported DDI[0] for Type 10 Modules.

#### DisplayPort / HDMI / DVI

DisplayPort was developed by the Video Electronics Standard Association (VESA) in order to create a new digital display port interface to connect a video source to a display device.

DisplayPort can be used to transfer audio and video at the same time, but each one is optional and can be transmitted without the other. A bi-directional, half-duplex auxiliary channel carries device anagement and device control data for the Main Link, such as VESA EDID.

DisplayPort is nowadays on almost all COM Express Modules available as Dual-mode DisplayPort, that can directly emit single-link HDMI and DVI signals using an adapter, which contains a level shifter to adjust for the lower voltages required by DisplayPort. These adapters can be directly implemented on the Carrier Board to have an easy, simple and future proof implementation of HDMI and/or DVI or an inexpensive cable adapter can be directly connected on the Carrier Board's DisplayPort connector.

#### 2.4.1 DDI Signal Definitions

Type 10 offers up to one DisplayPort interfaces.

Each DisplayPort interface consists of 4 differential lanes, 1 auxiliary lane and 1 hot-plug-detect signal. The DDC\_AUX\_SEL pin should be routed to pin 13 of the DisplayPort connector, to enable Dual-Mode. When HDMI/DVI is directly done on the Carrier Board, this pin shall be pulled to 3.3V with a 100k Ohm resistor to configure the AUX pairs as DDC channels.

Table 9: Port / HDMI / DVI Pin-out of Type 10

| Pin Name          | DDI0 | Function (DDIX) | Function (DDIX) |
|-------------------|------|-----------------|-----------------|
|                   | Pin# | DisplayPort     | HDMI / DVI      |
| DDIX_PAIR0+       | B71  | DPX_LANE0+      | TMDSX_DATA2+    |
| DDIX_PAIR0-       | B72  | DPX_LANE0-      | TMDSX_DATA2-    |
| DDIX_PAIR1+       | B73  | DPX_LANE1+      | TMDSX_DATA1+    |
| DDIX_PAIR1-       | B74  | DPX_LANE1-      | TMDSX_DATA1-    |
| DDIX_PAIR2+       | B75  | DPX_LANE2+      | TMDSX_DATA0+    |
| DDIX_PAIR2-       | B76  | DPX_LANE2-      | TMDSX_DATA0-    |
| DDIX_PAIR3+       | B81  | DPX_LANE3+      | TMDSX_CLK+      |
| DDIX_PAIR3-       | B82  | DPX_LANE3-      | TMDSX_CLK-      |
| DDIX_HPD          | B89  | DPX_HPD         | HDMIX_HPD       |
| DDIX_CTRLCLK_AUX+ | B98  | DPX_AUX+        | HDMIX_CTRLCLK   |
| DDIX_CTRLCLK_AUX- | B99  | DPX_AUX-        | HDMIX_CTRLDATA  |
| DDIX_DDC_AUX_SEL  | B95  |                 |                 |

Note: Please verify in the Module's specification if DisplayPort or Dual-Mode DisplayPort is supported.

Table 10: DDI0 Signal Description

| Signal      | Pin# | Description                                      | I/O    | Notes |
|-------------|------|--------------------------------------------------|--------|-------|
| DDI0_PAIR0+ | B71  | DDI channel 0, differential pairs 0.             | O PCIE |       |
| DDI0_PAIR0- | B72  | Carrier Board:                                   | OFGIL  |       |
|             |      | For DP, connect AC Coupling Capacitors 75~200    |        |       |
|             |      | nF near COME to device or DP connector.          |        |       |
|             |      | For HDMI / DVI, connect AC Coupling Capacitors   |        |       |
|             |      | 75~200 nF near COME and Level Shifter to HDMI or |        |       |
|             |      | DVI connector.                                   |        |       |
|             |      | N/C if not used.                                 |        |       |
| DDI0_PAIR1+ | B73  | DDI channel 0, differential pairs 1.             | O PCIE |       |
| DDI0_PAIR1- | B74  | Carrier Board:                                   | OPCIE  |       |
|             |      | For DP, connect AC Coupling Capacitors 75~200    |        |       |
|             |      | nF near COME to device or DP connector.          |        |       |
|             |      | For HDMI / DVI, connect AC Coupling Capacitors   |        |       |
|             |      | 75~200 nF near COME and Level Shifter to HDMI or |        |       |
|             |      | DVI connector.                                   |        |       |
|             |      | N/C if not used.                                 |        |       |
| DDI0_PAIR2+ | B75  | DDI channel 0, differential pairs 2.             | O PCIE |       |
| DDI0_PAIR2- | B76  | Carrier Board:                                   | OPCIE  |       |
|             |      | For DP, connect AC Coupling Capacitors 75~200    |        |       |
|             |      | nF near COME to device or DP connector.          |        |       |
|             |      | For HDMI / DVI, connect AC Coupling Capacitors   |        |       |
|             |      | 75~200 nF near COME and Level Shifter to HDMI or |        |       |
|             |      | DVI connector.                                   |        |       |
|             |      | N/C if not used.                                 |        |       |
| DDI0_PAIR3+ | B81  | DDI channel 0, differential pairs 3.             | O DOIE |       |
| DDI0_PAIR3- | B82  | Carrier Board:                                   | O PCIE |       |
|             |      | For DP, connect AC Coupling Capacitors 75~200    |        |       |
|             |      | nF near COME to device or DP connector.          |        |       |
|             |      | For HDMI / DVI, connect AC Coupling Capacitors   |        |       |
|             |      | 75~200 nF near COME and Level Shifter to HDMI or |        |       |
|             |      | DVI connector.                                   |        |       |
|             |      | N/C if not used.                                 |        |       |

| Signal            | Pin# | Description                                         | I/O      | Notes |
|-------------------|------|-----------------------------------------------------|----------|-------|
| DDI0_HPD          | B89  | DDI channel 0, Hot-Plug Detect.                     | 13.3V    |       |
|                   |      | Module has integrated current blocking circuit      | COMS     |       |
|                   |      | and PD resistor to GND                              |          |       |
|                   |      | Carrier Board:                                      |          |       |
|                   |      | For DP, connector to device or DP connector         |          |       |
|                   |      | HP pin.                                             |          |       |
|                   |      | For HDMI / DVI, connect 3.3V to 5V Level            |          |       |
|                   |      | Shifter to device, HDMI or DVI PD ping.             |          |       |
|                   |      | NC if not used.                                     |          |       |
| DDI0_CTRLCLK_AUX+ | B98  | DDI channel0, DP AUX function.                      | I/O PCIE |       |
| DDI0_CTRLCLK_AUX- | B99  | DDC_AUX_SEL is no connect.                          |          |       |
|                   |      | Half-duplex bi-directional AUX channel for          |          |       |
|                   |      | services such as link configuration or              |          |       |
|                   |      | maintenance and EDID access.                        |          |       |
|                   |      | Module has integrated AC Coupling Capacitor,        |          |       |
|                   |      | AUX+ PD resistor to GND and AUX- PU to 3.3V         |          |       |
|                   |      | Carrier Board:                                      |          |       |
|                   |      | Connect to device or DP connector.                  |          |       |
|                   |      | N/C if not used.                                    |          |       |
|                   |      | DDI channel0, HDMI / DVI I <sup>2</sup> C function. | I/O OD   |       |
|                   |      | DDC_AUX_SEL is pulled high.                         | 3.3V     |       |
|                   |      | Carrier Board:                                      | COMS     |       |
|                   |      | Connect 3.3V-5V Level Shifter to device, HDMI       |          |       |
|                   |      | or DVI connector.                                   |          |       |
|                   |      | N/C if not used.                                    |          |       |
| DDI0_DDC_AUX_SEL  | B95  | Selects the function of DDI0_CTRLCLK_AUX+           | 13.3V    |       |
|                   |      | and DDI0_CTRLDATA_AUX                               | COMS     |       |
|                   |      | If this input is floating the AUX pair is used for  |          |       |
|                   |      | the DP AUX+/- signals. If pulled-high the AUX       |          |       |
|                   |      | pair contains the CRTLCLK and CTRLDATA              |          |       |
|                   |      | signals.                                            |          |       |
|                   |      | Module has integrated PD resistor to GND.           |          |       |
|                   |      | Carrier Board:                                      |          |       |
|                   |      | DP1 AUX+/ N/C                                       |          |       |
|                   |      | HDMI1: PU 100K to 3.3V                              |          |       |
|                   |      | N/C if not used.                                    |          |       |

Notes:

| Signal      | Pin# | Description                                      | I/O    | Notes  |
|-------------|------|--------------------------------------------------|--------|--------|
| DDI0_PAIR4+ | B77  | DDI channel 0, differential pairs 4.             | O DOIE | 1      |
| DDI0_PAIR4- | B78  | Carrier Board:                                   | O PCIE |        |
|             |      | For DP, connect AC Coupling Capacitors 75~200    |        |        |
|             |      | nF near COME to device or DP connector.          |        |        |
|             |      | For HDMI / DVI, connect AC Coupling Capacitors   |        |        |
|             |      | 75~200 nF near COME and Level Shifter to HDMI or |        |        |
|             |      | DVI connector.                                   |        |        |
|             |      | N/C if not used.                                 |        |        |
| DDI0_PAIR5+ | B91  | DDI channel 0, differential pairs 5.             | O PCIE | 1      |
| DDI0_PAIR5- | B92  | Carrier Board:                                   | OPCIE  | 2. B91 |
|             |      | For DP, connect AC Coupling Capacitors 75~200    |        | is NC  |
|             |      | nF near COME to device or DP connector.          |        |        |
|             |      | For HDMI / DVI, connect AC Coupling Capacitors   |        |        |
|             |      | 75~200 nF near COME and Level Shifter to HDMI or |        |        |
|             |      | DVI connector.                                   |        |        |
|             |      | N/C if not used.                                 |        |        |
| DDI0_PAIR6+ | B93  | DDI channel 0, differential pairs 6.             | O PCIE | NC     |
| DDI0_PAIR6- | B94  | Carrier Board:                                   | OFGIL  |        |
|             |      | For DP, connect AC Coupling Capacitors 75~200    |        |        |
|             |      | nF near COME to device or DP connector.          |        |        |
|             |      | For HDMI / DVI, connect AC Coupling Capacitors   |        |        |
|             |      | 75~200 nF near COME and Level Shifter to HDMI or |        |        |
|             |      | DVI connector.                                   |        |        |
|             |      | N/C if not used.                                 |        |        |

#### Note:

<sup>1.</sup> These pins used for Thunderbolt function, if customers have any question, please contact Advantech' AE.



#### 2.4.2.1 DisplayPort Routing Guidelines

Carriers that support DisplayPort (DisplayPort only or dual mode):

- DC blocking capacitors shall be placed on the Carrier for the DDI[n]\_PAIR[0:3] signals.
- The Carrier shall include a blocking FET on DDI[n]\_HPD to prevent back-drive current from damaging the Module.

When implementing DisplayPort on the Carrier Board, the DP\_AUX+ line shall have a pulldown resistor to GND. The resistor value should be  $100k\Omega$ . The DP\_AUX- line shall have a pull-up resistor to 2.5V. The resistor value should be  $100k\Omega$ . The resistors shall be placed on the DisplayPort connector side of the AC coupling capacitors. The DP\_HP signal shall include a blocking FET to prevent back-drive current damage. The DP\_HP signal shall be pulled-down to GND with a  $110k\Omega$  resistor.

The DDI signals can be used to support a variety of video interfaces. The circuits required to realize the different video interfaces will be determined by a future PICMG Carrier Design Guide subcommittee. At this time, they only requirement placed on Modules for the DDI signals is the maximum trace length specified below.

Figure 5: DisplayPort Loss Budget



Table 11: DisplayPort Insertion Loss Budget

| Segment        | max. Length<br>[mm/inches] | Notes                                                                        |
|----------------|----------------------------|------------------------------------------------------------------------------|
| L <sub>A</sub> | 101/4.0                    | Allowance for module trace. Coupling cap effects included within simulation. |
| L <sub>B</sub> |                            | COM Express™ connector simulated at 16 GHz.                                  |
| Lc             | TBD                        | Allowance for Carrier Board trace.                                           |
| Total          | TBD                        |                                                                              |

Figure 6: Topology for DisplayPort



Table 12: DisplayPort Connector / Device Down Trace Length Guidelines

| Parameter                        | Main Route Guidelines                                 | Notes |
|----------------------------------|-------------------------------------------------------|-------|
| Signal Group                     | DisplayPort                                           |       |
| Differential Impedance Target    | 85 Ω ±10%                                             |       |
| Single End                       | 50Ω ±10%                                              |       |
| Isolation to equivalent pairs    | 20 mils (MS) and 15 mils (DS)                         |       |
| Isolation to other signal groups | 20 mils (MS) and 15 mils (DS)                         |       |
| LA                               | Please see the SOM-7583 Layout Checklist              |       |
| LB                               | Carrier Board Length                                  |       |
| Max length of LA+LB              | DDI differential pairs to DP connector: 6"            | 2     |
|                                  | DDI differential pairs to Device Down: 6"             |       |
|                                  | AUX channel: 13"                                      |       |
| Length matching                  | Differential pairs (intra-pair): Max. ±5 mils         |       |
|                                  | For each channel, match the lengths of the            |       |
|                                  | differential pairs (Inter-Pair) to be within a 1-inch |       |
|                                  | window (max length – min length < 1 inch).            |       |
| Reference Plane                  | GND referencing preferred.                            |       |
|                                  | Min 40-mil trace edge-to-major plane edge             |       |
|                                  | spacing.                                              |       |
| Carrier Board Via Usage          | Max. 2 vias.                                          |       |
| AC coupling                      | Min = 75 nF                                           | 1     |
|                                  | Max = 200 nF                                          |       |

- 1. AC caps are recommended to be placed close to device side (avoid placing AC cpas on mid-bus).
- 2. If the total length exceeds the specification, it will need to add a re-timer or re-driver on the carrier board.

### 2.4.2.2 HDMI / DVI Routing Guidelines

When implementing HDMI level shifters shall be used on the TMDS signals. Bi-directional level shifters shall be used between the 3.3V and 5V CTRLCLK and CTRLDATA signals with  $2.2k\Omega$  pull-ups to 3.3V and 5V.

Carriers that support TMDS (DVI/HDMI):

- DDI[n]\_DDC\_AUX\_SEL shall be pulled to 3.3V on the Carrier with a 100K Ohm resistor to configure the DDI[n]\_AUX pair as the DDC channel.
- Bi-directional level translators shall be placed on the Carrier DDI[n]\_CTRLDATA\_AUX- and DDI[n]\_CTRLCLK\_AUX+ to convert the 3.3V DDC channel on the Module to the 5V DDC channel for the TMDS display.
- Pull-up resistors shall be placed on the Carrier from 3.3V (Module side of level translator) and 5V (display side of level translator) and the [n]\_CTRLDATA\_AUX- and DI[n]\_CTRLCLK\_AUX+ signals. The pull-up resistor should be 2k.
- Level translators Shall be placed on the Carrier DDI[n]\_PAIR[0:3] signals.
- DC blocking capacitors shall be placed on the Carrier for the DDI[n]\_PAIR[0:3] signals.
- The Carrier shall include a blocking FET on DDI[n]\_HPD to prevent back-drive current from damaging the module.

The DDI signals can be used to support a variety of video interfaces. The circuits required to realize the different video interfaces will be determined by a future PICMG Carrier Design Guide subcommittee. At this time, they only requirement placed on Modules for the DDI signals is the maximum trace length specified below.

Figure 7: HDMI / DVI (TMDS) Loss Budget



Table 13: HDMI / DVI (TMDS) Insertion Loss Budget

| Segment        | max. Length<br>[mm/inches] | Notes                                                                        |  |  |
|----------------|----------------------------|------------------------------------------------------------------------------|--|--|
| LA             | 101/4.0                    | Allowance for module trace. Coupling cap effects included within simulation. |  |  |
| L <sub>B</sub> |                            | COM Express™ connector simulated at 16 GHz.                                  |  |  |
| Lc             | TBD                        | Allowance for Carrier Board trace.                                           |  |  |
| Total          | TBD                        |                                                                              |  |  |

Figure 8: Topology for HDMI / DVI



Table 14: HDMI / DVI Connector / Device Down Trace Length Guidelines

| Parameter                        | Main Route Guidelines                                     | Notes |
|----------------------------------|-----------------------------------------------------------|-------|
| Signal Group                     | HDMI / DVI (TMDS)                                         |       |
| Differential Impedance Target    | 85 Ω ±10%                                                 |       |
| Single End                       | 50Ω ±10%                                                  |       |
| Isolation to equivalent pairs    | 20 mils (MS) and 15 mils (DS)                             |       |
| Isolation to other signal groups | 20 mils (MS) and 15 mils (DS)                             |       |
| LA                               | Please see the SOM-7583 Layout Checklist                  |       |
| LB                               | Carrier Board Length                                      |       |
| Max length of LA+LB              | DDI differential pairs to Active Level Shifter: 6.5"      | 2     |
|                                  | DDI differential pairs to Cost Reduce Level Shifter: 6.5" |       |
|                                  | AUX channel: 10"                                          |       |
| Length matching                  | Differential pairs (intra-pair): Max. ±5 mils             |       |
|                                  | For each channel, match the lengths of the differential   |       |
|                                  | pairs (Inter-Pair) to be within a 0.5-inch window (max    |       |
|                                  | length – min length < 0.5 inch).                          |       |
|                                  | CTRDATA - CTRCLK < 1000                                   |       |
| Reference Plane                  | GND referencing preferred.                                |       |
|                                  | Min 40-mil trace edge-to-major plane edge spacing.        |       |
| Carrier Board Via Usage          | Max. 2 vias.                                              |       |
| AC coupling                      | Min = 75 nF                                               | 1     |
|                                  | Max = 200 nF                                              |       |

- 1. AC caps are recommended to be placed close to device side (avoid placing AC cpas on mid-bus).
- 2. If the total length exceeds the specification, it will need to add a re-timer or re-driver on the carrier board.

### 2.4.3 HDMI / DVI Level Shifter Requirements

The HDMI specification requires the receiver to be terminated to AVCC (nominally 3.3 V) through Rt (nominally 50  $\Omega$ ). The HDMI receiver requirements require the native HDMI signals from the SOC to be level shifted. This prevents electrical overstress of the driver and ensure that the receiver is operational within the receiver specifications defined in the *High Definition Multimedia Interface Specification 1.4a*.

#### 2.4.4 ESD Protection

HDMI signals are subjected to ESD strikes due to plugging in of the devices through the HDMI cable and frequent human contact that can destroy both the HDMI host and devices on the platform. Therefore these ports need to be protected.

There are a wide variety of ESD protection devices and ESD suppressors readily available in the market such as Metal Oxide Varistors (MOVs), Zener Diode, Transient Voltage Suppressor (TVS), Polymer devices and ESD diode arrays. With 1.65 Gbps of data rate, HDMI is very sensitive to parasitic capacitance. Excessive parasitic capacitance can severely degrade the signal integrity and lead to a compliance or operational failure. To maintain signal integrity, Intel recommends to use ESD suppressors or diode arrays having a low junction capacitance.

Recommended characteristics of an ideal ESD Protection Diode for HDMI:

- · Able to withstand at least 8 kV of ESD strikes.
- Low capacitance <1 pF to minimize signal distortion at high data rates as higher capacitance degrade the HDMI signal quality.
- Fast response/rise time to protect from the fast rise time of ESD surge pulses.
- Low-leakage current to minimize static power consumption.
- Ensure the selected ESD solution will not violate HDMI Voff spec. In a low power state a power rail ESD diode can become forward biased as a result on the HDMI sink (panel) termination of 50  $\Omega$  to 3.3  $\vee$
- Some ESD devices may impact the trace impedance. Care should be taken while choosing such devices so that the differential-impedance target in the *HDMI 1.4 Specification* is not violated.

The *HDMI 1.4a Specification* requires that 8 kV of ESD strikes be tolerated.

The ESD protection devices should be placed as close to the HDMI connector as possible so that when ESD strikes occur, the discharges can be quickly absorbed or diverted to the ground/power plane before it is coupled to another signal path nearby.

Footprints for ESD components or diode arrays can be provided on board with no stubs and no more than 750 mils (19.05 mm) from the connector. The ESD components can be stuffed depending on the requirement.

#### 2.5 LAN Interface

All COM Express Modules provide at least one LAN port. The 8-wire 10/100/1000BASE-T Gigabit Ethernet interface compliant to the IEEE 802.3-2005 specification is the preferred interface for this port, with the COM Express Module PHY responsible for implementing auto-negotiation of 10/100BASE-TX vs 10/100/1000BASE-T operation. The carrier may also support a 4-wire 10/100BASE-TX interface from the COM Express Module on an exception basis. Check with your vendor for 10/100 only implementations.

### 2.5.1 LAN Signal Definitions

of the Module's connector.

The LAN interface of the COM Express Module consists of 4 pairs of low voltage differential pair signals designated from 'GBE0\_MDI0'(+ and -) to 'GBE0\_MDI3'(+ and -) plus additional control signals for link activity indicators. These signals can be used to connect to a 10/100/1000BASE-T RJ45 connector with integrated or external isolation magnetics on the Carrier Board. The corresponding LAN differential pair and control signals can be found on rows A and B

Table 15: LAN Interface Signal Descriptions

| Signal     | Pin# | Description                                       | I/O     | Note |
|------------|------|---------------------------------------------------|---------|------|
| GBE0_MDI0+ | A13  | Media Dependent Interface (MDI) differential pair | I/O GBE |      |
| GBE0_MDI0- | A12  | 0. The MDI can operate in 1000, 100, and          |         |      |
|            |      | 10Mbit/sec modes.                                 |         |      |
|            |      | Module has integrated termination.                |         |      |
|            |      | Carrier Board:                                    |         |      |
|            |      | Connect to Magnetics Module MDI0+/-               |         |      |
|            |      | N/C if not used.                                  |         |      |
| GBE0_MDI1+ | A10  | Media Dependent Interface (MDI) differential pair | I/O GBE |      |
| GBE0_MDI1- | A9   | 1. The MDI can operate in 1000, 100, and          |         |      |
|            |      | 10Mbit/sec modes.                                 |         |      |
|            |      | Module has integrated termination.                |         |      |
|            |      | Carrier Board:                                    |         |      |
|            |      | Connect to Magnetics Module MDI0+/-               |         |      |
|            |      | N/C if not used                                   |         |      |

| Embedo         | ded  | - IoT                                                 |                |      |
|----------------|------|-------------------------------------------------------|----------------|------|
| Signal         | Pin# | Description                                           | I/O            | Note |
| GBE0_MDI2+     | A7   | Media Dependent Interface (MDI) differential pair     | I/O GBE        |      |
| GBE0_MDI02     | A6   | 2. The MDI can operate in 1000, 100, and              |                |      |
|                |      | 10Mbit/sec modes.                                     |                |      |
|                |      | Module has integrated termination.                    |                |      |
|                |      | Carrier Board:                                        |                |      |
|                |      | Connect to Magnetics Module MDI2+/-                   |                |      |
|                |      | N/C if not used.                                      |                |      |
| GBE0_MDI3+     | A3   | Media Dependent Interface (MDI) differential pair     | I/O GBE        |      |
| GBE0_MDI3-     | A2   | 3. The MDI can operate in 1000, 100, and              |                |      |
|                |      | 10Mbit/sec modes.                                     |                |      |
|                |      | Module has integrated termination.                    |                |      |
|                |      | Carrier Board:                                        |                |      |
|                |      | Connect to Magnetics Module MDI3+/-                   |                |      |
|                |      | N/C if not used                                       |                |      |
| GBE0_CTREF     | A14  | Reference voltage for Carrier Board Ethernet          | REF            | NC   |
|                |      | channel 0 magnetics center tap.                       |                |      |
|                |      | Carrier Board:                                        |                |      |
|                |      | 0.1uF to ground.                                      |                |      |
|                |      | N/C if not used.                                      |                |      |
| GBE0_LINK#     | A8   | Ethernet controller 0 link indicator, active low.     | O 3.3V         |      |
|                |      |                                                       | Suspend / 3.3V |      |
|                |      |                                                       | OD CMOS        |      |
| GBE0_LINK100#  | A4   | Ethernet controller 0 100Mbit/sec link indicator,     | O 3.3V         |      |
|                |      | active low.                                           | Suspend / 3.3V |      |
|                |      |                                                       | OD CMOS        |      |
| GBE0_LINK1000# | A5   | Ethernet controller 0 1000Mbit/sec link indicator,    | O 3.3V         |      |
|                |      | active low.                                           | Suspend / 3.3V |      |
|                |      |                                                       | OD CMO         |      |
| GBE0_ACT#      | B2   | Ethernet controller 0 activity indicator, active low. | O 3.3V         |      |
|                |      |                                                       | Suspend / 3.3V |      |
|                |      |                                                       | OD CMO         |      |
| GBE0_SDP       | A49  | Gigabit Ethernet Controller 0 Software-Definable      | 3.3V Suspend / | 1    |
|                |      | Pin. Can also be used for IEEE1588 support such       | 3.3V           |      |
|                |      | as a 1pps signal.                                     | I/O            |      |
|                |      | See section 2.6.2 for details.                        |                |      |

- 1. SOM-7583 is not support.
- 2. SOM-7583 is support 2.5G LAN.

Gigabit Ethernet Controller 0: Media Dependent Interface Differential Pairs 0,1,2,3. The MDI can operate in 1000, 100 and 10 Mbit / sec modes.

Some pairs are unused in some modes, per the following:

Table 16: The MDI can operate in 2500, 1000, 100 and 10 Mbit / sec modes

|           | 2500/1000BASE-T | 100BASE-TX | 10BASE-T |
|-----------|-----------------|------------|----------|
| MDI[0]+/- | B1_DA+/-        | TX+/-      | TX+/-    |
| MDI[1]+/- | B1_DB+/-        | RX+/-      | RX+/-    |
| MDI[2]+/- | B1_DC/-         |            |          |
| MDI[3]+/- | B1_DD+/-        |            |          |

#### 2.5.2 SDP Pins

The Software Defined Pins (SDP) can be used to provide a timing communication path between the Module and Carrier. A board level signal that communicates time is a key element that facilitates clock synchronization between elements of a platform. Examples of such elements include, but are not limited to, CPU, Chipset, FPGA and others.

Modules *should* connect the SDP signal to a module element pin capable of propagating (transmitting) time, and/or time-stamping (receiving) the signal to extract time information from it. If implemented, the direction of the signal with respect to the module element *should* be able to be determined by system software.

#### Pulse Per Second (PPS):

A PPS signal conveys both frequency and phase and can be used to transfer time information between elements within a platform. It is commonly used because it encapsulates both frequency and time into a single signal. It is preferred over other methods that require more complex implementations of hardware and software. A GPS is probably the most widespread, high-quality, clock source capable of generating a PPS signal.

#### Platform-level Synchronization Implementation Examples:

**Example1:** The Network Interface Controller (NIC) on the COM Module is Precision Time Protocol (PTP) capable and the COM designer has connected a software configurable, timing aware, pin on the NIC to the SDP pin on the module/carrier interface. Software can configure the NIC to output a PPS signal onto this pin that connects it to one or more elements on the module and/or carrier board.

*Example2:* The carrier board has provisions for connecting a PPS output from a GPS to the SDP signal connection to the module. The module element (i.e. NIC, CPU, Chipset) can receive the timing information from the carrier board and adjust its time accordingly.

#### Precision Time Protocol - Background

Standards such as IEEE 1588, 802.1AS, and Time Sensitive Networking (TSN) provide standards for synchronizing time between nodes on a local area network. Additional benefits of the standards may include lower latency and improved network traffic Quality of Service (QoS). Systems that commonly require synchronization include those made up of distributed nodes that perform measurement, control, and compute functions. These nodes may have clock sources with varying degrees of accuracy and stability.

System-wide time synchronization with sub-microsecond accuracy is supported, by PTP standards, with minimal network and compute resource utilization.

It is the merger of the platform-level synchronization and network level synchronization pieces that enable real-time distributed systems. Additional information regarding the aforementioned standards can be found in their respective specifications and widely available supporting documents.

#### Software Implementation:

The software architecture and features required to support platform and network level synchronization are outside the scope of this specification.

#### 2.5.3 LAN Routing Guidelines

10/100/1000 Ethernet Insertion Loss Budget

Figure 9: 10/100/1000 Ethernet Insertion Loss Budget



COM ExpressTM Ethernet implementations should conform to insertion loss values less than or equal to those shown in the table17 above. The insertion loss values shown account for frequency dependent material losses only. Cross talk losses are separate from material losses in the Gb Ethernet pecification.

"Device Down" implementations, in which the Ethernet target device is implemented on the Carrier Board (for instance, an Ethernet switch), may add the insertion loss for the RJ45 Ethernet jack and integrated magnetics to the Carrier Board budget. This insertion loss value is typically 1 dB. The Carrier Board insertion loss budget then becomes LC + 1 dB, or 1.15 dB.

Table 17: 10/100/1000 Ethernet Insertion Loss Budget, 100 MHz

| Segment        | Loss (dB) | Notes                                                              |
|----------------|-----------|--------------------------------------------------------------------|
| L <sub>A</sub> | 0.08      | Up to 3 inches of module trace @ 0.28 dB / GHz / inch              |
| L <sub>B</sub> | 0.02      | COM Express <sup>TM</sup> connector at 100 MHz measured value      |
| L <sub>C</sub> | 0.15      | Up to 5 inches of Carrier Board trace @ 0.28 dB / GHz / inch       |
| L <sub>D</sub> | 24.00     | Cable and cable connectors, integrated magnetics, per source spec. |
| Total          | 24.25     |                                                                    |

### 2.5.4 LAN Trace Length Guidelines

Figure 10: Topology for Ethernet Jack



Table 18: Ethernet Trace Length Guidelines

| Parameter                          | Main Route Guidelines                                 | Notes |
|------------------------------------|-------------------------------------------------------|-------|
| Signal Group                       | GBE0_MDIx+, GBE0_MDIx-                                |       |
| Differential Impedance Target      | 100 Ω ±10%                                            |       |
| Single End                         | 50Ω ±10%                                              |       |
| Spacing between RX and TX          | Min. 50mils                                           |       |
| pairs (inter-pair) (s)             |                                                       |       |
| Spacing between differential pairs | Min. 300mils                                          |       |
| and high-speed periodic signals    |                                                       |       |
| Spacing between differential pairs | Min. 100mils                                          |       |
| and low-speed non periodic         |                                                       |       |
| signals                            |                                                       |       |
| Spacing between digital ground     | Min. 60mils                                           |       |
| and analog ground plane            |                                                       |       |
| (between the magnetics Module      |                                                       |       |
| and RJ45 connector)                |                                                       |       |
| LA                                 | Please see the SOM-7583 Layout Checklist              |       |
| LB                                 | Carrier Board Length                                  |       |
| Max length of LA+LB                | COM Express Module to the magnetics Module - 7.0      |       |
|                                    | inches.                                               |       |
|                                    | Magnetics Module to RJ45 connector - Max. 1.0 inches. |       |
| Length matching                    | Differential pairs (intra-pair): Max. ±5 mils         |       |
|                                    | RX and TX pairs (inter-pair) - Max. ±1000 mils        |       |
| Reference Plane                    | GND referencing preferred.                            |       |
| Spacing from edge of plane         | Min. 40mils                                           |       |
| Carrier Board Via Usage            | Max. 2 vias.                                          |       |

### 2.5.5 Reference Ground Isolation and Coupling

The Carrier Board should maintain a well-designed analog ground plane around the components on the primary side of the transformer between the transformer and the RJ-45 receptacle. The analog ground plane is bonded to the shield of the external cable through the RJ-45 connector housing.

The analog ground plane should be coupled to the carrier's digital logic ground plane using a capacitive coupling circuit that meets the ground plane isolation requirements defined in the 802.3-2005 specification. It is recommended that the Carrier Board PCB design maintain a minimum 30 mil gap between the digital logic ground plane and the analog ground plane.

It's recommended to place an optional GND to SHIELDGND connection near the RJ-45 connector to improve EMI and ESD capabilities.

### 2.6 USB2.0 Ports

A COM Express Module must support a minimum of 4 USB Ports and can support up to 8 USB Ports. All of the USB Ports must be USB2.0 compliant. There are 4 over-current signals shared by the 8 USB Ports. A Carrier must current limit the USB power source to minimize disruption of the Carrier in the event that a short or over-current condition exists on one of the USB Ports. A Module must fill the USB Ports starting at Port 0. The USB SuperSpeed ports 0 and 1, if used, are to be paired with USB 2.0 ports 0 and 1 in the same order. The USB SuperSpeed ports use the same over current signaling mechanism as the USB 2.0 ports, but USB 3.0 allows up to 1A current per port instead of 500mA allowed in USB 2.0. Although USB 2.0 signals use differential signaling, the USB specification also encodes single ended state information in the differential pair, making EMI filtering somewhat challenging. Ports that are internal to the Carrier do not need EMI filters. A USB Port can be powered from the Carrier Main Power or from the Carrier Suspend Power. Main Power is used for USB devices that are accessed when the system is powered on. Suspend Power (VCC\_5V\_SBY) is used for devices that need to be powered when the Module is in Sleep-State S5. This would typically be for USB devices that support Wake-on-USB. The amount of current available on VCC\_5V\_SBY is limited so it should be used sparingly.

#### 2.6.1 USB2.0 Signal Definitions

Table 19: USB Signal Descriptions

| Signal | Pin# | Description                                            | I/O     | Note |
|--------|------|--------------------------------------------------------|---------|------|
| USB0+  | A46  | USB Port 0, data + or D+                               | I/O USB |      |
| USB0-  | A45  | USB Port 0, data + or D-                               |         |      |
|        |      | Carrier board:                                         |         |      |
|        |      | Device - Connect to D+/-                               |         |      |
|        |      | Conn Connect $90\Omega$ @100MHz Common Choke in series |         |      |
|        |      | and ESD suppressors to GND to Pin 3 D+ / Pin 2 D-      |         |      |
|        |      | N/C if not used                                        |         |      |
| USB1+  | B46  | USB Port 1, data + or D+                               | I/O USB |      |
| USB1-  | B45  | USB Port 1, data + or D-                               |         |      |
|        |      | Carrier board:                                         |         |      |
|        |      | Device - Connect to D+/-                               |         |      |
|        |      | Conn Connect 90Ω @100MHz Common Choke in series        |         |      |
|        |      | and ESD suppressors to GND to Pin 3 D+ / Pin 2 D-      |         |      |
|        |      | N/C if not used                                        |         |      |

| Signal | Pin# | Description                                            | I/O     | Note |
|--------|------|--------------------------------------------------------|---------|------|
| USB2+  | A43  | USB Port 2, data + or D+                               | I/O USB |      |
| USB2-  | A42  | USB Port 2, data + or D-                               |         |      |
|        |      | Carrier board:                                         |         |      |
|        |      | Device - Connect to D+/-                               |         |      |
|        |      | Conn Connect 90Ω @100MHz Common Choke in series        |         |      |
|        |      | and ESD suppressors to GND to Pin 3 D+ / Pin 2 D-      |         |      |
|        |      | N/C if not used                                        |         |      |
| USB3+  | B43  | USB Port 3, data + or D+                               | I/O USB |      |
| USB3-  | B42  | USB Port 3, data + or D-                               |         |      |
|        |      | Carrier board:                                         |         |      |
|        |      | Device - Connect to D+/-                               |         |      |
|        |      | Conn Connect $90\Omega$ @100MHz Common Choke in series |         |      |
|        |      | and ESD suppressors to GND to Pin 3 D+ / Pin 2 D-      |         |      |
|        |      | N/C if not used                                        |         |      |
| USB4+  | A40  | USB Port 4, data + or D+                               | I/O USB |      |
| USB4-  | A39  | USB Port 4, data + or D-                               |         |      |
|        |      | Carrier board:                                         |         |      |
|        |      | Device - Connect to D+/-                               |         |      |
|        |      | Conn Connect $90\Omega$ @100MHz Common Choke in series |         |      |
|        |      | and ESD suppressors to GND to Pin 3 D+ / Pin 2 D-      |         |      |
|        |      | N/C if not used                                        |         |      |
| USB5+  | B40  | USB Port 5, data + or D+                               | I/O USB |      |
| USB5-  | B39  | USB Port 5, data + or D-                               |         |      |
|        |      | Carrier board:                                         |         |      |
|        |      | Device - Connect to D+/-                               |         |      |
|        |      | Conn Connect $90\Omega$ @100MHz Common Choke in series |         |      |
|        |      | and ESD suppressors to GND to Pin 3 D+ / Pin 2 D-      |         |      |
|        |      | N/C if not used                                        |         |      |
| USB6+  | A37  | USB Port 6, data + or D+                               | I/O USB |      |
| USB6-  | A36  | USB Port 6, data + or D-                               |         |      |
|        |      | Carrier board:                                         |         |      |
|        |      | Device - Connect to D+/-                               |         |      |
|        |      | Conn Connect $90\Omega$ @100MHz Common Choke in series |         |      |
|        |      | and ESD suppressors to GND to Pin 3 D+ / Pin 2 D-      |         |      |
|        |      | N/C if not used                                        |         |      |

| Embed                                        | dec  | I - IoT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |             |         |
|----------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------|
| Signal                                       | Pin# | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I/O         | Note    |
| USB7+                                        | B37  | USB Port 7, data + or D+                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | I/O USB     |         |
| USB7-                                        | B36  | USB Port 7, data + or D-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |             |         |
|                                              |      | Carrier Board:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |         |
|                                              |      | Device - Connect to D+/-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |             |         |
|                                              |      | Conn Connect $90\Omega$ @100MHz Common Choke in series and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |             |         |
|                                              |      | ESD suppressors to GND to Pin 3 D+ / Pin 2 D-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |             |         |
|                                              |      | N/C if not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |             |         |
| USB_0_1_OC#                                  | B44  | USB over-current sense, USB ports 0 and 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | I 3.3V      | 1       |
|                                              |      | Carrier Board:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | CMOS        |         |
|                                              |      | Connect to Overcurrent of Power Distribution Switch and Bypass                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |         |
|                                              |      | 0.1uF to GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             |         |
|                                              |      | N/C if not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |             |         |
| USB_2_3_OC#                                  | A44  | USB over-current sense, USB ports 2 and 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | I 3.3V      | 1       |
|                                              |      | Carrier Board:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | CMOS        |         |
|                                              |      | Connect to Overcurrent of Power Distribution Switch and Bypass                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |         |
|                                              |      | 0.1uF to GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             |         |
|                                              |      | N/C if not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |             |         |
| USB_4_5_OC#                                  | B38  | USB over-current sense, USB ports 4 and 5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | I 3.3V      | 2       |
|                                              |      | Carrier Board:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | CMOS        |         |
|                                              |      | Connect to Overcurrent of Power Distribution Switch and Bypass                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |         |
|                                              |      | 0.1uF to GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             |         |
|                                              |      | N/C if not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |             |         |
| USB_6_7_OC#                                  | A38  | USB over-current sense, USB ports 6 and 7.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | I 3.3V      | 2       |
|                                              |      | Carrier Board:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | CMOS        |         |
|                                              |      | Connect to Overcurrent of Power Distribution Switch and Bypass                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |         |
|                                              |      | 0.1uF to GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |             |         |
|                                              |      | N/C if not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |             |         |
| USB0_HOST_PR                                 | B48  | Module USB client may detect the presence of a USB host. A high                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | I 3.3V      | NC      |
| SINT                                         |      | value indicates that a host is present.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | CMOS        |         |
|                                              |      | Carrier Board:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |         |
|                                              |      | USB Conn. Pin 1 connects to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             |         |
|                                              |      | 1. Clampling diode, 1uF and 100KΩ to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |             |         |
|                                              |      | 2. 5V to 3.3V level shifter circuit to COME USB_HOST_PRSNT.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             |         |
|                                              |      | N/C if not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |             |         |
| USB7_HOST_PR                                 | B96  | Module USB client may detect the presence of a USB host. A high                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | I 3.3V      | NC      |
| SINT                                         |      | value indicates that a host is present.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | CMOS        |         |
|                                              |      | Carrier Board:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |             |         |
|                                              |      | USB Conn. Pin 1 connects to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             |         |
|                                              |      | 1. Clampling diode, 1uF and 100KΩ to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |             |         |
|                                              |      | 2. 5V to 3.3V level shifter circuit to COME USB_HOST_PRSNT.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |             |         |
|                                              |      | N/C if not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |             |         |
| USB_6_7_OC#  USB0_HOST_PR SINT  USB7_HOST_PR | A38  | USB over-current sense, USB ports 4 and 5. Carrier Board: Connect to Overcurrent of Power Distribution Switch and Bypass 0.1uF to GND N/C if not used  USB over-current sense, USB ports 6 and 7. Carrier Board: Connect to Overcurrent of Power Distribution Switch and Bypass 0.1uF to GND N/C if not used  Module USB client may detect the presence of a USB host. A high value indicates that a host is present. Carrier Board: USB Conn. Pin 1 connects to 1. Clampling diode, 1uF and 100KΩ to GND. 2. 5V to 3.3V level shifter circuit to COME USB_HOST_PRSNT. N/C if not used  Module USB client may detect the presence of a USB host. A high value indicates that a host is present. Carrier Board: USB Conn. Pin 1 connects to 1. Clampling diode, 1uF and 100KΩ to GND. 2. 5V to 3.3V level shifter circuit to COME USB_HOST_PRSNT. | I 3.3V CMOS | 2<br>NC |

- 1. SOM-7583 was tied USB\_0\_1\_OC# & USB\_2\_3\_OC# together.
- 2. SOM-7583 was tied USB\_4\_5\_OC# & USB\_6\_7\_OC# together.
- 3. SOM-7583 is not support USB client.

### 2.6.1.1 USB Over-Current Protection (USB\_x\_y\_OC#)

The USB Specification describes power distribution over the USB port, which supplies power for USB devices that are directly connected to the Carrier Board. Therefore, the host must implement over-current protection on the ports for safety reasons. Should the aggregate current drawn by the downstream ports exceed a permitted value, the over-current protection circuit removes power from all affected downstream ports. The over-current limiting mechanism must be resettable without user mechanical intervention. For more detailed information about this subject, refer to the 'Universal Serial Bus Specifications Revision 2.0', which can be found on the website http://www.usb.org.

Over-current protection for USB ports can be implemented by using power distribution switches on the Carrier Board that monitor the USB port power lines. Power distribution switches usually have a soft-start circuitry that minimizes inrush current in applications where highly capacitive loads are employed. Transient faults are internally filtered.

Additionally, they offer a fault status output that is asserted during over-current and thermal shutdown conditions. These outputs should be connected to the corresponding COM Express Modules USB over-current sense signals. Fault status signaling is an option at the USB specification. If you don't need the popup message in your OS you may leave the signals USB\_0\_1\_OC#, USB\_2\_3\_OC#, USB\_4\_5\_OC# and USB\_6\_7\_OC# unconnected.

Simple resettable PolySwitch devices are capable of fulfilling the requirements of USB overcurrent protection and therefore can be used as a replacement for power distribution switches. Fault status signals are connected by a pullup resistor to VCC\_3V3\_SBY on COM Express Module. Please check your tolerance on a USB port with VCC\_5V supply.

#### 2.6.1.2 Powering USB devices during S5

The power distribution switches and the ESD protection shown in the schematics can be powered from Main Power or Suspend Power (VCC\_5V\_SBY). Ports powered by Suspend Power are powered during the S3 and S5 system states. This provides the ability for the COM Express Module to generate system wake-up events over the USB interface.

### 2.6.2 USB2.0 Routing Guidelines

**USB Insertion Loss Budget** 

Figure 11: USB Insertion Loss Budget



COM ExpressTM USB implementations should conform to insertion loss values less than or equal to those shown in the table20 above. The insertion loss values shown account for frequency dependent material losses only. Cross talk losses are separate from material losses in the USB specification.

"Device Down" implementations, in which the USB target device is implemented on the Carrier Board, may add the ferrite and USB connector insertion loss values to the Carrier Board budget.

The Carrier Board insertion loss budget then becomes LC + LD, or 2.68 dB.

Table 20 : USB Insertion Loss Budget, 400 MHz

| Segment        | Loss (dB) | Notes                                                          |
|----------------|-----------|----------------------------------------------------------------|
| L <sub>A</sub> | 0.67      | Up to 6 inches of module trace @ 0.28 dB / GHz / inch          |
| L <sub>B</sub> | 0.05      | COM ExpressTM connector at 400 MHz measured value              |
| L <sub>C</sub> | 1.68      | Up to 14 inches of Carrier Board trace @ 0.28 dB / GHz / inch  |
| L <sub>D</sub> | 1.00      | USB connector and ferrite loss                                 |
| L <sub>E</sub> | 5.80      | USB cable and far end connector loss, per source specification |
| Total          | 9.20      |                                                                |

### 2.6.2.1 USB 2.0 General Design Considerations and Optimization

Use the following general routing and placement guidelines when laying out a new design. These guidelines help minimize signal quality and EMI problems.

- Do not route USB 2.0 traces under crystals, oscillators, clock synthesizers, magnetic devices or ICs that use and/or duplicate clocks.
- Separate signal traces into similar categories, and route similar signal traces together (such as routing differential-pairs together).
- Keep USB 2.0 signals clear of the core logic set. High current transients are produced during internal state transitions and can be very difficult to filter out.
- Follow the 20 x h rule by keeping traces at least [20 x (height above the plane)] mils away from the edge of the plane (VCC or GND). For an example stackup, the height above the plane is 4.5 mils (0.114 mm). This calculates to a 90-mil (2.286-mm) spacing requirement from the edge of the plane. This helps prevent the coupling of the signal onto adjacent wires and also helps prevent free radiation of the signal from the edge of the PCB.
- Avoid stubs on high-speed USB signals because stubs cause signal reflections and affect signal quality. If a stub is unavoidable in the design, the total of all the stubs on a particular line should not be greater than 200 mils (5.08 mm).

### 2.6.2.2 USB 2.0 Port Power Delivery

The following is a suggested topology for power distribution of VBUS to USB ports.

These circuits provide two types of protection during dynamic attach and detach situations on the bus: inrush current limiting (droop) and dynamic detach flyback protection. These two types require both bulk capacitance (droop) and filtering capacitance (for dynamic detach flyback voltage filtering). **Intel** recommends the following:

- Minimize the inductance and resistance between the coupling capacitors and the USB ports.
- Place capacitors as close as possible to the port and the power-carrying traces should be as wide as possible, preferably, a plane.
- Make the power-carrying traces wide enough that the system fuse blows on an over current event. If the system fuse is rated at 1 A, then the power-carrying traces should be wide enough to carry at least 1.5 A.

Thermister 5V-5V 5V Sus Switch Port 220µF 470pF GND Ferrite PWR 5V Sus-Distribution Port 100-150 μF Switch GND Ferrite Port 100-150 µF GND

Figure 12: USB 2.0 Good Downstream Power Connection

#### 2.6.2.3 USB 2.0 Common Mode Chokes

Testing has shown that common mode chokes can provide required noise attenuation. A design should include a common mode choke footprint to provide a stuffing option in the event the choke is needed to pass EMI testing. Below figure 13 shows the schematic of a typical common mode choke and ESD suppression components. Place the choke as close as possible to the USB connector signal pins.





Common mode chokes distort full-speed and high-speed signal quality. As the common mode impedance increases the distortion increases, therefore test the effects of the common mode choke on full speed and high-speed signal quality. Common mode chokes with a target impedance of 80  $\Omega$  to 90  $\Omega$ , at 100 MHz, generally provide adequate noise attenuation.

Finding a common mode choke that meets the designer's needs is a two-step process:

- 1. Choose a part with the impedance value that provides the required noise attenuation. This is a function of the electrical and mechanical characteristics of the part chosen and the frequency and strength of the noise present on the USB traces that should be suppressed.
- 2. After obtaining a part that gives passing EMI results, the second step is to test the effect this part has on signal quality. Higher impedance common mode chokes generally have a greater damaging effect on signal quality, so care must be used when increasing the impedance without doing thorough testing. Thorough testing means that the signal quality must be checked for low-speed, full-speed, and highspeed USB operation.

Further common mode choke information can be found on the high-speed USB Platform Design Guides available at www.usb.org.

#### 2.6.2.4 EMI / ESD Protection

To improve the EMI behavior of the USB interface, a design should include common mode chokes, which have to be placed as close as possible to the USB connector signal pins.

Common mode chokes can provide required noise attenuation but they also distort the signal quality of full-speed and high-speed signaling. Therefore, common mode chokes should be chosen carefully to meet the requirements of the EMI noise filtering while retaining the integrity of the USB signals on the Carrier Board design.

To protect the USB host interface of the Module from over-voltage caused by electrostatic discharge (ESD) and electrical fast transients (EFT), low capacitance steering diodes and transient voltage suppression diodes have to be implemented on the Carrier Board design.

### 2.6.3 USB2.0 Trace Length Guidelines

Figure 14: Topology for USB2.0



Table 21: USB2.0 Trace Length Guidelines

| Parameter                      | Main Route Guidelines                          | Notes |
|--------------------------------|------------------------------------------------|-------|
| Signal Group                   | USB[7:0]+, USB[7:0]-                           |       |
| Differential Impedance Target  | 85 Ω ±10%                                      |       |
| Single End                     | 50Ω ±10%                                       |       |
| Spacing between pairs-to-pairs | Min. 20 mils                                   |       |
| (inter-pair) (s)               |                                                |       |
| Spacing between differential   | Min. 50 mils                                   |       |
| pairs and high-speed periodic  |                                                |       |
| Signals                        |                                                |       |
| Spacing between differential   | Min. 20 mils                                   |       |
| pairs and low-speed non        |                                                |       |
| periodic signals               |                                                |       |
| LA                             | Please see the SOM-7583 Layout Checklist       |       |
| LB                             | Carrier Board Length                           |       |
| Max length of LA+LB            | 12"                                            |       |
| Length matching                | Differential pairs (intra-pair): Max. ±15 mils |       |
| Reference Plane                | GND referencing preferred                      |       |
| Spacing from edge of plane     | Min. 40mils                                    |       |
| Carrier Board Via Usage        | Try to minimize number of vias                 |       |

### 2.7 USB3.0/USB3.2 Ports

USB 3.0 is the third major revision of the Universal Serial Bus (USB) standard for computer connectivity. It adds a new transfer speed called SuperSpeed (SS) to the already existing LowSpeed (LS), FullSpeed (FS) and HighSpeed (HS).

USB 3.0 leverages the existing USB 2.0 infrastructure by adding two additional data pair lines to allow a transmission speed up to 5 Gbit/s, which is 10 times faster than USB 2.0 with 480 Mbit/s.

The additional data lines are unidirectional instead of the bidirectional USB 2.0 data lines. USB 3.0 is fully backward compatible to USB 2.0. USB 3.0 connectors are different from USB 2.0 connectors. The USB 3.0 connector is a super set of a USB 2.0 connector, with 4 additional pins that are invisible to USB 2.0 connectors. A USB 2.0 Type A plug may be used in a USB 3.0 Type A receptacle, but the USB 3.0 SuperSpeed functions will not be available.

#### 2.7.1 USB3.0 Signal Definitions

Table 22: USB3.0 Signal Definitions

| Signal     | Pin# | Description                                          | I/O    | Note |
|------------|------|------------------------------------------------------|--------|------|
| USB_SSTX0+ | B23  | USB Port 0, SuperSpeed TX +                          | O PCIE |      |
| USB_SSTX0- | B22  | USB Port 0, SuperSpeed TX –                          |        |      |
|            |      | Module has integrated AC Coupling Capacitors         |        |      |
|            |      | Carrier Board:                                       |        |      |
|            |      | Device - Connect to StdA_SSRX+/-                     |        |      |
|            |      | Conn Connect $0\Omega$ and $90\Omega$ @100MHz USB3.0 |        |      |
|            |      | Common Mode Choke(NL) combined in series and         |        |      |
|            |      | USB3.0 ESD suppressors to GND to Pin 9               |        |      |
|            |      | StdA_SSTX+ / Pin 8 StdA_SSTX-, the value of CMC      |        |      |
|            |      | depends on EMI and signal integrity performance.     |        |      |
|            |      | N/C if not used                                      |        |      |
| USB_SSTX1+ | B26  | USB Port 1, SuperSpeed TX +                          | O PCIE |      |
| USB_SSTX1- | B25  | USB Port 1, SuperSpeed TX –                          |        |      |
|            |      | Module has integrated AC Coupling Capacitors         |        |      |
|            |      | Carrier Board:                                       |        |      |
|            |      | Device - Connect to StdA_SSRX+/-                     |        |      |
|            |      | Conn Connect $0\Omega$ and $90\Omega$ @100MHz USB3.0 |        |      |
|            |      | Common Mode Choke(NL) combined in series and         |        |      |
|            |      | USB3.0 ESD suppressors to GND to Pin 9               |        |      |
|            |      | StdA_SSTX+ / Pin 8 StdA_SSTX-, the value of CMC      |        |      |
|            |      | depends on EMI and signal integrity performance.     |        |      |
|            |      | N/C if not used                                      |        |      |

| Signal     | Pin# | Description                                          | I/O    | Note |
|------------|------|------------------------------------------------------|--------|------|
| USB_SSRX0+ | A23  | USB Port 0, SuperSpeed RX +                          | I PCIE |      |
| USB_SSRX0- | A22  | USB Port 0, SuperSpeed RX –                          |        |      |
|            |      | Carrier Board:                                       |        |      |
|            |      | Device - Connect AC Coupling Capacitors 100nF        |        |      |
|            |      | near COME to StdA_SSTX+/-                            |        |      |
|            |      | Conn Connect $0\Omega$ and $90\Omega$ @100MHz USB3.0 |        |      |
|            |      | Common Mode Choke(NL) combined in series and         |        |      |
|            |      | USB3.0 ESD suppressors to GND to Pin 6               |        |      |
|            |      | StdA_SSRX+ / Pin 5 StdA_SSRX-, the value of CMC      |        |      |
|            |      | depends on EMI and signal integrity performance.     |        |      |
|            |      | N/C if not used                                      |        |      |
| USB_SSRX1+ | A26  | USB Port 1, SuperSpeed RX +                          | I PCIE |      |
| USB_SSRX1- | A25  | USB Port 1, SuperSpeed RX –                          |        |      |
|            |      | Carrier Board:                                       |        |      |
|            |      | Device - Connect AC Coupling Capacitors 100nF        |        |      |
|            |      | near COME to StdA_SSTX+/-                            |        |      |
|            |      | Conn Connect $0\Omega$ and $90\Omega$ @100MHz USB3.0 |        |      |
|            |      | Common Mode Choke(NL) combined in series and         |        |      |
|            |      | USB3.0 ESD suppressors to GND to Pin 6               |        |      |
|            |      | StdA_SSRX+ / Pin 5 StdA_SSRX-, the value of CMC      |        |      |
|            |      | depends on EMI and signal integrity performance.     |        |      |
|            |      | N/C if not used                                      |        |      |

### 2.7.1.1 USB Over-Current Protection (USB\_x\_y\_OC#)

The USB Specification describes power distribution over the USB port, which supplies power for USB devices that are directly connected to the Carrier Board. Therefore, the host must implement over-current protection on the ports for safety reasons. Should the aggregate current drawn by the downstream ports exceed a permitted value, the over-current protection circuit removes power from all affected downstream ports. The over-current limiting mechanism must be resettable without user mechanical intervention. For more detailed information about this subject, refer to the 'Universal Serial Bus Specifications Revision 2.0', which can be found on the website http://www.usb.org.

Over-current protection for USB ports can be implemented by using power distribution switches on the Carrier Board that monitor the USB port power lines. Power distribution switches usually have a soft-start circuitry that minimizes inrush current in applications where highly capacitive loads are employed. Transient faults are internally filtered.

Additionally, they offer a fault status output that is asserted during over-current and thermal shutdown conditions. These outputs should be connected to the corresponding COM Express Modules USB over-current sense signals. Fault status signaling is an option at the USB specification. If you don't need the popup message in your OS you may leave the signals USB\_0\_1\_OC#, USB\_2\_3\_OC#, USB\_4\_5\_OC# and USB\_6\_7\_OC# unconnected.

Fault status signals are connected by a pullup resistor to VCC\_3V3\_SBY on COM Express Module. Please check your tolerance on a USB port with VCC\_5V supply.

USB 2.0 port's VCC current limit should be set to 500mA. For USB 3.0 implementations, the VCC current limit is raised to 1A. A different, USB 3.0 compatible, power switch is used.

#### 2.7.1.2 EMI / ESD Protection

To improve the EMI behavior of the USB interface, a design should include common mode chokes, which have to be placed as close as possible to the USB connector signal pins.

Common mode chokes can provide required noise attenuation but they also distort the signal quality of FullSpeed, HighSpeed and SuperSpeed signaling. Therefore, common mode chokes should be chosen carefully to meet the requirements of the EMI noise filtering while retaining the integrity of the USB signals on the Carrier Board design.

To protect the USB host interface of the Module from over-voltage caused by electrostatic discharge (ESD) and electrical fast transients (EFT), low capacitance steering diodes and transient voltage suppression diodes have to be implemented on the Carrier Board design.

#### 2.7.2 USB3.0/USB3.2 Routing Guidelines

**USB3.0 Insertion Loss Budget** 

Figure 15: USB3.0/USB3.2 Insertion Loss Budget



Table 23: USB3.0 Insertion Loss Budget

| Segment        | Loss (dB) | Notes                                                            |
|----------------|-----------|------------------------------------------------------------------|
| L <sub>A</sub> | 1.94      | Up to 3 inches of Module trace @ 2.5 GHz                         |
| L <sub>B</sub> | 1.20      | COM Express connector at 2.5 GHz                                 |
|                | 2.04      | Up to 5 inches of Carrier Board trace @ 2.5 GHz with Common-Mode |
| L <sub>C</sub> | 3.64      | Component                                                        |
| Total          | 6.78      |                                                                  |

COM ExpressTM USB implementations should conform to insertion loss values less than or equal to those shown in the table23 above. The insertion loss values shown account for frequency dependent material losses only. Cross talk losses are separate from material losses in the USB specification.

"Device Down" implementations, in which the USB target device is implemented on the Carrier Board, may add the ferrite and USB connector insertion loss values to the Carrier Board budget.

The Carrier Board insertion loss budget then becomes LC + LD, or 2.68 dB.

# 2.7.2.1 USB3.0/USB3.2 Differential Transitional Via Recommendations Please refer to 2.3.4.3

#### 2.7.2.2 USB3.2 General Guidelines

- Trace Geometry: For Gen2, it is recommended to use 80-ohm trace geometry (with larger trace width), primarily to address routing insertion loss at 10Gbps. For Gen1, it is recommended to use 85-ohm trace geometry (narrower trace width), for PCB real estate saving. It is worth noting that Gen2 with 80-ohm trace geometry is fully functional and backward compatible with Gen1 5Gbps signaling.
- Reference plane: Continuous Ground.
- Via stub: For USB3.2 gen 2, via stub length < 15mils.</li>
- Via anti-pad: Oval anti-pad size of 40mils is required for better impedance matching.



- AC capacitor value: 100nF nominal (75-265nF range).
- CMC: CMC is not needed for Rx lanes.
- ESD: ESD may/may not be required depending on the 3rd party's device. On the removal of discrete ESD, there are two requirements have to be met:
  - (a) Mux/Re-driver can handle the ESD at least 8kV
  - (b) Mux/Re-driver to be placed near to USB-C connector (< 1") Refer to 3rd party component specification.
- Distance between coils should be greater than 12 mils (recommended is 15 mils).

### 2.7.3 USB3.0/USB3.2 Trace Length Guidelines

Figure 16: Topology for USB3.0



Table 24: USB3.0 Trace Length Guidelines

| Parameter                      | Main Route Guidelines                         | Notes |
|--------------------------------|-----------------------------------------------|-------|
| Signal Group                   | USB3.0                                        |       |
| Differential Impedance Target  | 85 Ω ±10%                                     |       |
| Single End                     | 50Ω ±10%                                      |       |
| Spacing between pairs-to-pairs | Min. 15 mils                                  |       |
| (inter-pair) (s)               |                                               |       |
| Spacing between differential   | Min. 15 mils                                  |       |
| pairs and high-speed periodic  |                                               |       |
| Signals                        |                                               |       |
| Spacing between differential   | Min. 20 mils                                  |       |
| pairs and low-speed non        |                                               |       |
| periodic signals               |                                               |       |
| LA                             | Please see the SOM-7583 Layout Checklist      |       |
| LB                             | Carrier Board Length                          |       |
| Max length of LA+LB            | 5"                                            |       |
| Length matching                | Differential pairs (intra-pair): Max. ±5 mils |       |
| Reference Plane                | GND referencing preferred                     |       |
| Spacing from edge of plane     | Min. 40mils                                   |       |
| Carrier Board Via Usage        | Max. 3 vias per differential signal trace     |       |

#### Notes:

1. If the total length exceeds the specification, it will need to add a re-timer or re-driver on the carrier board.

### 2.8 **SATA**

Support for up to four SATA ports is defined on the COM Express A-B connector. Support for a minimum of one port is required for Module Type10. The COM Express Specification allows for both SATA-150 and SATA-300 implementations. Constraints for SATA-300 implementations are more severe than those for SATA-150. The COM Express Specification addresses both in the section on insertion losses.

SATA devices can be internal to the system or external. The eSATA specification defines the connector used for external SATA devices. The eSATA interface must be designed to prevent damage from ESD, comply with EMI limits, and withstand more insertion/removals cycles than standard SATA. A specific eSATA connector was designed to meet these needs. The Esata connector does not have the "L" shaped key, and because of this, SATA and eSATA cables cannot be interchanged.

### 2.8.1 SATA Signal Definitions

Table 25: SATA Signal Definitions

| Signal    | Pin# | Description                                              | I/O    | Note |
|-----------|------|----------------------------------------------------------|--------|------|
| SATA0_RX+ | A19  | Serial ATA channel 0, Receive input differential pair.   | ISATA  |      |
| SATA0_RX- | A20  | Module has integrated AC Coupling capacitor              |        |      |
|           |      | Carrier Board:                                           |        |      |
|           |      | Connect to SATA0 Conn pin 6 RX+                          |        |      |
|           |      | Connect to SATA0 Conn pin 5 RX-                          |        |      |
|           |      | N/C if not used.                                         |        |      |
| SATA0_TX+ | A16  | Serial ATA channel 0, Transmit output differential pair. | O SATA |      |
| SATA0_TX- | A17  | Module has integrated AC Coupling capacito               |        |      |
|           |      | Carrier Board:                                           |        |      |
|           |      | Connect to SATA0 Conn pin 2 TX+                          |        |      |
|           |      | Connect to SATA0 Conn pin 3 TX-                          |        |      |
|           |      | N/C if not used.                                         |        |      |
| SATA1_RX+ | B19  | Serial ATA channel 1, Receive input differential pair.   | ISATA  |      |
| SATA1_RX- | B20  | Module has integrated AC Coupling capacitor              |        |      |
|           |      | Carrier Board:                                           |        |      |
|           |      | Connect to SATA1 Conn pin 6 RX+                          |        |      |
|           |      | Connect to SATA1 Conn pin 5 RX-                          |        |      |
|           |      | N/C if not used.                                         |        |      |

| Embe      | dded | d - IoT                                                           |        |       |
|-----------|------|-------------------------------------------------------------------|--------|-------|
| Signal    | Pin# | Description                                                       | I/O    | Note  |
| SATA1_TX+ | B16  | Serial ATA channel 1, Transmit output differential pair.          | O SATA |       |
| SATA1_TX- | B17  | Module has integrated AC Coupling capacito                        |        |       |
|           |      | Carrier Board:                                                    |        |       |
|           |      | Connect to SATA1 Conn pin 2 TX+                                   |        |       |
|           |      | Connect to SATA1 Conn pin 3 TX-                                   |        |       |
|           |      | N/C if not used.                                                  |        |       |
| SATA_ACT# | A28  | Serial ATA activity LED. Open collector output pin driven         | O 3.3V | Able  |
|           |      | during SATA command activity.                                     | CMOS   | to    |
|           |      | Module has integrated PU resistor 10K ohm to 3.3V.                | ОС     | drive |
|           |      | Carrier Board:                                                    |        | 10    |
|           |      | Connect to LED and current limiting resistors 250 to 330 $\Omega$ |        | mA    |
|           |      | to 3.3V                                                           |        |       |
|           |      | N/C if not used.                                                  |        |       |

### 2.8.2 SATA Routing Guidelines

#### SATA Insertion Loss Budget

Figure 17: SATA Insertion Loss Budge



The Serial ATA source specification provides insertion loss figures only for the SATA cable. There are several cable types defined with insertion losses ranging from 6 dB up to 16 dB. Cross talk losses are separate from material losses in the SATA specification.

The COM ExpressTM SATA Insertion loss budgets presented below represent the material losses and do not include cross talk losses. The COM ExpressTM SATA Insertion loss budgets are a guideline: module and Carrier Board vendors should not exceed the values shown in the table 26 below.

Table 26: SATA Insertion Loss Budge

SATA Gen 1 Insertion Loss Budget, 1.5 GHz

| Segment        | Loss (dB) | Notes                                                          |
|----------------|-----------|----------------------------------------------------------------|
| L <sub>A</sub> | 1.26      | Up to 3.0 inches of module trace @ 0.28 dB / GHz / inch        |
| Coupling Caps  | 0.40      |                                                                |
| L <sub>B</sub> | 0.25      | COM Express™ connector at 1.5 GHz measured value               |
| Lc             | 3.07      | Up to 7.2 inches of Carrier Board trace @ 0.28 dB / GHz / inch |
| L <sub>D</sub> | 6.00      | Source specification cable and cable connector allowance       |
| Total          | 10.98     |                                                                |

#### SATA Gen 2 Insertion Loss Budget, 3.0 GHz

| Segment        | Loss (dB) | Notes                                                          |
|----------------|-----------|----------------------------------------------------------------|
| L <sub>A</sub> | 1.68      | Up to 2.0 inches of module trace @ 0.28 dB / GHz / inch        |
| Coupling Caps  | 0.40      |                                                                |
| L <sub>B</sub> | 0.38      | COM Express™ connector at 3.0 GHz measured value               |
| L <sub>C</sub> | 2.52      | Up to 3.0 inches of Carrier Board trace @ 0.28 dB / GHz / inch |
| L <sub>D</sub> | 6.00      | Source specification cable and cable connector allowance       |
| Total          | 10.98     |                                                                |



Use the following general routing and placement guidelines when laying out a new design.

- SATA signals must be ground referenced. If changing reference plane is completely unavoidable (that is, ground reference to power reference), proper placement of stitching caps can minimize the adverse effects of EMI and signal quality performance caused by reference plane change. Stitching capacitors are smallvalued capacitors (1 µF or lower in value) that bridge the power and ground planes close to where a high-speed signal changes layers. Stitching caps provide a high frequency current return path between different reference planes. They minimize the impedance discontinuity and current loop area that crossing different reference planes created. The maximum number allowed for SATA to change reference plane is one.
- Route all traces over continuous GND planes, with no interruptions. Avoid crossing over anti-etch if at all possible. Any discontinuity or split in the ground plane can cause signal reflections and should be avoided.
- Minimize layer changes. If a layer change is necessary, ensure that trace matching for either transmit
  or receive pair occurs within the same layer. Intel recommends to use SATA vias as seldom as
  possible.
- DO NOT route SATA traces under power connectors, other interface connectors, crystals, oscillators, clock synthesizers, magnetic devices or ICs that use and/or duplicate clocks.
- DO NOT place stubs, test points, test vias on the route to minimize reflection. Utilize vias and connector pads as test points instead.
- For testability, route the TX and RX pairs for a given port on the same layer and close to each other to help ensure that the pairs share similar signaling characteristics. If the groups of traces are similar, a measure of RX pair layout quality can be approximated by using the results from actively testing the TX pair's signal quality.
- Length matching rules are required on SATA differential signals for optimum timing margins, preventing common-mode signals and EMI. Each net within a differential pair should be length matched on a segment-by-segment basis at the point of discontinuity. Total length mismatch must not be more than 20 mils (0.508 mm). Examples of segments might include breakout areas, routes running between two vias, routes between an AC coupling capacitor and a connector pin, etc. The points of discontinuity would be the via, the capacitor pad, or the connector pin. Matching of TX and RX within the same port and between SATA TX and RX pairs from differential ports is not required. When length matching compensation occurs, it should be made as close as possible to the point where the variation occurs.
- **DO NOT** serpentine to match RX and TX traces; there is **NO** requirement to match RX and TX traces. In addition, **DO NOT** serpentine to meet minimum length guidelines on RX and TX traces.
- Recommend keeping SATA traces 20 mils (0.508 mm) from any vias on the motherboard whenever possible.

# 2.8.2.2 SATA Differential Transitional Via Recommendations Please refer to 2.3.4.3

### 2.8.3 SATA Trace Length Guidelines

Figure 18: Topology for SATA



Table 27: SATA Trace Length Guidelines

| Parameter                       | Main Route Guidelines                          | Notes |
|---------------------------------|------------------------------------------------|-------|
| Signal Group                    | SATA                                           |       |
| Differential Impedance Target   | 85 Ω ±10%                                      |       |
| Single End                      | 50Ω ±10%                                       |       |
| Signal length available for the | 3 inches, a redriver may be necessary for GEN3 |       |
| COM Express Carrier Board       | signaling rates                                |       |
| Spacing between RX and TX       | Min. 20 mils                                   |       |
| pairs (inter-pair) (s)          |                                                |       |
| Spacing between differential    | Min. 50 mils                                   |       |
| pairs and high-speed periodic   |                                                |       |
| Signals                         |                                                |       |
| Spacing between differential    | Min. 20 mils                                   |       |
| pairs and low-speed non         |                                                |       |
| periodic signals                |                                                |       |
| LA                              | Please see the SOM-7583 Layout Checklist       |       |
| LB                              | Carrier Board Length                           |       |
| Max length of LA+LB             | 7"                                             |       |
| Length matching                 | Differential pairs (intra-pair): Max. ±5 mils  |       |
| Reference Plane                 | GND referencing preferred                      |       |
| Spacing from edge of plane      | Min. 40mils                                    |       |
| Carrier Board Via Usage         | A maximum of 2 vias is recommended.            | _     |

### 2.9 LVDS \*SOM-7583 is not support LVDS

#### 2.9.1 Signal Definitions

The COM Express Specification provides an optional LVDS interface on the COM Express A-B connector.

Systems use a single-channel LVDS for most displays. Single-channel LVDS means that one complete RGB pixel is transmitted per display input clock.

Each COM Express LVDS channel consists of four differential data pairs and a differential clock pair for a total of five differential pairs per channel. COM Express Modules and Module chipsets may not use all pairs. For example, with 18-bit TFT displays, only three of the four data pairs on the LVDS\_A channel are used, along with the LVDS\_A clock. The manner in which RGB data is packed onto the LVDS pairs (including packing order and color depth) is not specified by the COM Express Specification. This may be Module-dependent.

There are five single-ended signals included to support the LVDS interface: two lines are used for an I2C interface that may be used to support EDID or other panel information and identification schemes.

Additionally, there are an LVDS power enable (LVDS\_VDD\_EN) and backlight control and enable lines (LVDS\_BKLT\_CTRL and LVDS\_BKLT\_EN).

Table 28: LVDS Signal Definitions

| Signal   | Pin# | Description                                              | I/O    | Note |
|----------|------|----------------------------------------------------------|--------|------|
| LVDS_A0+ | A71  | LVDS channel A differential signal pair 0                | O LVDS | 1    |
| LVDS_A0- | A72  | Carrier Board:                                           |        |      |
|          |      | Connect $100\Omega$ @ $100MHz$ Common Choke in series to |        |      |
|          |      | Reciever - RXinO0+/- with 100Ω termination               |        |      |
|          |      | Conn RXinO0+/-                                           |        |      |
|          |      | N/C if not used                                          |        |      |
| LVDS_A1+ | A73  | LVDS channel A differential signal pair 1                | O LVDS | 1    |
| LVDS_A1- | A74  | Carrier Board:                                           |        |      |
|          |      | Connect $100\Omega$ @ $100MHz$ Common Choke in series to |        |      |
|          |      | Reciever – RxinO1+/- with 100Ω termination               |        |      |
|          |      | Conn. – RxinO1+/-                                        |        |      |
|          |      | N/C if not used                                          |        |      |

| Signal         Pin#         Description         I/O         Note           LVDS A2+         A75         LVDS channel A differential signal pair 2         O LVDS         1           LVDS_A2-         A76         Carrier Board:<br>Connect 100Ω @100MHz Common Choke in series to<br>Reciever - RxinO2+/- with 100Ω termination<br>Conn RxinO2+/- with 100Ω termination         O LVDS         1           LVDS_A3+         A78         LVDS channel A differential signal pair 3<br>Connect 100Ω @100MHz Common Choke in series to<br>Reciever - RxinO3+/- with 100Ω termination<br>Conn RxinO3+/- with 100Ω termination         O LVDS         1           LVDS_A_CK-         A81         LVDS channel A differential clock pair<br>Carrier Board:<br>Connect 100Ω @100MHz Common Choke in series to<br>Reciever - RXOC+/- with 100Ω termination<br>Conn RXOC+/-<br>N/C if not used         O 3.3V,<br>CMOS         1           LVDS_VDD_EN         A77         LVDS flat panel power enable.<br>Carrier Board:<br>Connect to enable control of LVDS panel power circuit.<br>N/C if not used         O 3.3V,<br>CMOS         1           LVDS_BKLT_EN         B79         LVDS flat panel backlight enable high active signal<br>Carrier Board:<br>Connect to enable control of LVDS panel backlight power<br>circuit.<br>N/C if not used         O 3.3V,<br>CMOS         1           LVDS BKLT_CTRL         B83         LVDS flat panel backlight brightness control<br>Carrier Board:<br>Connect to brightness control of LVDS panel backlight power<br>circuit.<br>N/C if not used         O 3.3V,<br>CMOS         1           LVDS_I2C_CK                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Embedd         | led - | - IoT                                                           |           |      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------|-----------------------------------------------------------------|-----------|------|
| LVDS_A2- A76 Carrier Board: Connect 100Ω @100MHz Common Choke in series to Reciever - RxinO2+/- with 100Ω termination Conn RxinO2+/- N/C if not used  LVDS A3+ LVDS_A3- A79 LVDS_A3- A79 Carrier Board: Connect 100Ω @100MHz Common Choke in series to Reciever - RxinO3+/- with 100Ω termination Conn RxinO3+/- N/C if not used  LVDS_A_CK+ A81 LVDS channel A differential clock pair LVDS_A_CK- A82 Carrier Board: Connect 100Ω @100MHz Common Choke in series to Reciever - RXinO3+/- N/C if not used  LVDS_A_CK- A84 LVDS channel A differential clock pair Connect 100Ω @100MHz Common Choke in series to Reciever - RXOC+/- with 100Ω termination Conn RXOC+/- N/C if not used  LVDS_VDD_EN A77 LVDS flat panel power enable. Carrier Board: Connect to enable control of LVDS panel power circuit. N/C if not used  LVDS_BKLT_EN B79 LVDS flat panel backlight enable high active signal Carrier Board: Connect to enable control of LVDS panel backlight power circuit. N/C if not used  LVDS_BKLT_CTRL B83 LVDS flat panel backlight brightness control Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_BKLT_CTRL B83 LVDS flat panel backlight brightness control Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_I2C_CK A83 DDC I2C clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used to DDC clock of LVDS panel N/C if not used to DDC clock of LVDS panel N/C if not used to DDC clock of LVDS panel N/C if not used to DDC clock of LVDS panel N/C if not used to DDC clock of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                    | Signal         | Pin#  | Description                                                     | I/O       | Note |
| Connect 100Ω @100MHz Common Choke in series to Reciever – RxinO2+/- with 100Ω termination Conn. – RxinO2+/- N/C if not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | LVDS_A2+       | A75   | LVDS channel A differential signal pair 2                       | O LVDS    | 1    |
| Reciever - RxinO2+/- with 100Ω termination   Conn RxinO2+/- N/C if not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | LVDS_A2-       | A76   | Carrier Board:                                                  |           |      |
| Conn. – RxinO2+/- N/C if not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                |       | Connect 100Ω @100MHz Common Choke in series to                  |           |      |
| N/C if not used   LVDS_A3+   LVDS_channel A differential signal pair 3   Carrier Board:   Connect 10ΩΩ @100MHz Common Choke in series to   Reciever – RxinO3+/- with 100Ω termination   Conn. – RxinO3+/- N/C if not used   LVDS_A_CK-   A81                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                |       | Reciever – RxinO2+/- with 100Ω termination                      |           |      |
| LVDS_A3+ A78 LVDS channel A differential signal pair 3 LVDS_A3- A79 Carrier Board: Connect 100Ω @100MHz Common Choke in series to Reciever – Rxino3+/- with 100Ω termination Conn. – RxinO3+/- N/C if not used  LVDS_A_CK- A81 LVDS channel A differential clock pair LVDS_A_CK- A82 Carrier Board: Connect 100Ω @100MHz Common Choke in series to Reciever – RXOC+/- with 100Ω termination Conn. – RXOC+/- N/C if not use  LVDS_VDD_EN A77 LVDS flat panel power enable. Carrier Board: Connect to enable control of LVDS panel power circuit. N/C if not used  LVDS_BKLT_EN B79 LVDS flat panel backlight enable high active signal Carrier Board: Connect to enable control of LVDS panel backlight power circuit. N/C if not used  LVDS_BKLT_CTRL B83 LVDS flat panel backlight brightness control Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_BKLT_CTRL B83 LVDS flat panel backlight brightness control Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_I2C_CK A83 DC I2C clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT A84 DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                |       | Conn. – RxinO2+/-                                               |           |      |
| LVDS_A3- A79 Carrier Board: Connect 100Ω @100MHz Common Choke in series to Reciever - RxinO3+/- with 100Ω termination Conn RxinO3+/- N/C if not used  LVDS_A_CK- A81 LVDS_Channel A differential clock pair Connect 100Ω @100MHz Common Choke in series to Reciever - RXOC+/- with 100Ω termination Conn RXOC+/- N/C if not used  LVDS_VDD_EN A77 LVDS flat panel power enable. Carrier Board: Connect to enable control of LVDS panel power circuit. N/C if not used  LVDS_BKLT_EN B79 LVDS flat panel backlight enable high active signal Carrier Board: Connect to enable control of LVDS panel backlight power circuit. N/C if not used  LVDS_BKLT_CTRL B83 LVDS flat panel backlight brightness control Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_I2C_CK A83 DDC I2C clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT A84 DDC I2C data signal used for flat panel detection and control. Carrier Board: Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT A84 DDC I2C data signal used for flat panel detection and control. Carrier Board: Carrier B |                |       | N/C if not used                                                 |           |      |
| Connect 100Ω @100MHz Common Choke in series to Reciever – RxinO3+/- with 100Ω termination Conn. – RxinO3+/- N/C if not used  LVDS_A_CK+  LVDS_A_CK-  A81 LVDS channel A differential clock pair  LVDS_A_CK-  A82 Carrier Board: Connect 100Ω @100MHz Common Choke in series to Reciever - RXOC+/- with 100Ω termination Conn RXOC+/- N/C if not use  LVDS_VDD_EN  A77 LVDS flat panel power enable. Carrier Board: Connect to enable control of LVDS panel power circuit. N/C if not used  LVDS_BKLT_EN  B79 LVDS flat panel backlight enable high active signal Carrier Board: Connect to enable control of LVDS panel backlight power circuit. N/C if not used  LVDS_BKLT_CTRL  B83 LVDS flat panel backlight brightness control Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_I2C_CK  A83 DDC I2C clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel LVDS_I2C_DAT  A84 DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | LVDS_A3+       | A78   | LVDS channel A differential signal pair 3                       | O LVDS    | 1    |
| Reciever – RxinO3+/- with 100Ω termination Conn. – RxinO3+/- N/C if not used  LVDS_A_CK+ LVDS_A_CK- A81 LVDS channel A differential clock pair Connect 100Ω @100MHz Common Choke in series to Reciever - RXOC+/- N/C if not use  LVDS_VDD_EN A77 LVDS flat panel power enable. Carrier Board: Connect to enable control of LVDS panel power circuit. N/C if not use  LVDS_BKLT_EN B79 LVDS flat panel backlight enable high active signal Carrier Board: Connect to enable control of LVDS panel backlight power circuit. N/C if not used  LVDS_BKLT_CTRL B83 LVDS flat panel backlight brightness control Carrier Board: Connect to enable control of LVDS panel backlight power circuit. N/C if not used  LVDS_BKLT_CTRL B83 LVDS flat panel backlight brightness control Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_I2C_CK A83 DDC I2C clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT A84 DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | LVDS_A3-       | A79   | Carrier Board:                                                  |           |      |
| Conn RxinO3+/- N/C if not used   LVDS_A_CK+                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                |       | Connect 100Ω @100MHz Common Choke in series to                  |           |      |
| N/C if not used         LVDS_A_CK+       A81       LVDS channel A differential clock pair       O LVDS       1         LVDS_A_CK-       A82       Carrier Board:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                |       | Reciever – RxinO3+/- with 100Ω termination                      |           |      |
| LVDS_A_CK+       A81       LVDS channel A differential clock pair       O LVDS       1         LVDS_A_CK-       A82       Carrier Board:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |       | Conn. – RxinO3+/-                                               |           |      |
| LVDS_A_CK-  A82  Carrier Board: Connect 100Ω @100MHz Common Choke in series to Reciever - RXOC+/- with 100Ω termination Conn RXOC+/- N/C if not use  LVDS_VDD_EN  A77  LVDS flat panel power enable. Carrier Board: Connect to enable control of LVDS panel power circuit. N/C if not used  LVDS_BKLT_EN  B79  LVDS flat panel backlight enable high active signal Carrier Board: Connect to enable control of LVDS panel backlight power circuit. N/C if not used  LVDS_BKLT_CTRL  B83  LVDS flat panel backlight brightness control Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_BKLT_CTRL  B83  LVDS flat panel backlight brightness control Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_I2C_CK  A83  DDC I2C clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |       | N/C if not used                                                 |           |      |
| Connect 100Ω @100MHz Common Choke in series to Reciever - RXOC+/- with 100Ω termination Conn RXOC+/- N/C if not use  LVDS_VDD_EN  A77  LVDS flat panel power enable. Carrier Board: Connect to enable control of LVDS panel power circuit. N/C if not used  LVDS_BKLT_EN  B79  LVDS flat panel backlight enable high active signal Carrier Board: Connect to enable control of LVDS panel backlight power circuit. N/C if not used  LVDS_BKLT_CTRL  B83  LVDS flat panel backlight brightness control Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_I2C_CK  A83  DDC I2C clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | LVDS_A_CK+     | A81   | LVDS channel A differential clock pair                          | O LVDS    | 1    |
| Reciever - RXOC+/- with 100Ω termination Conn RXOC+/- N/C if not use  LVDS_VDD_EN  A77  LVDS flat panel power enable. Carrier Board: Connect to enable control of LVDS panel power circuit. N/C if not used  LVDS_BKLT_EN  B79  LVDS flat panel backlight enable high active signal Carrier Board: Connect to enable control of LVDS panel backlight power circuit. N/C if not used  LVDS_BKLT_CTRL  B83  LVDS flat panel backlight brightness control Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_I2C_CK  A83  DDC I2C clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel Carrier Board: Connect to DDC clock as ignal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | LVDS_A_CK-     | A82   | Carrier Board:                                                  |           |      |
| Conn RXOC+/- N/C if not use  LVDS_VDD_EN  A77  LVDS flat panel power enable. Carrier Board: Connect to enable control of LVDS panel power circuit. N/C if not used  LVDS_BKLT_EN  B79  LVDS flat panel backlight enable high active signal Carrier Board: Connect to enable control of LVDS panel backlight power circuit. N/C if not used  LVDS_BKLT_CTRL  B83  LVDS flat panel backlight brightness control Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_IZC_CK  A83  DDC IZC clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_IZC_DAT  A84  DDC IZC data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                |       | Connect 100Ω @100MHz Common Choke in series to                  |           |      |
| LVDS_VDD_EN  A77 LVDS flat panel power enable. Carrier Board: Connect to enable control of LVDS panel power circuit. N/C if not used  LVDS_BKLT_EN  B79 LVDS flat panel backlight enable high active signal Carrier Board: Connect to enable control of LVDS panel backlight power circuit. N/C if not used  LVDS_BKLT_CTRL  B83 LVDS flat panel backlight brightness control Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_I2C_CK  A83 DDC I2C clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT  A84 DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |       | Reciever - RXOC+/- with 100Ω termination                        |           |      |
| LVDS_VDD_EN  A77  LVDS flat panel power enable. Carrier Board: Connect to enable control of LVDS panel power circuit. N/C if not used  LVDS_BKLT_EN  B79  LVDS flat panel backlight enable high active signal Carrier Board: Connect to enable control of LVDS panel backlight power circuit. N/C if not used  LVDS_BKLT_CTRL  B83  LVDS flat panel backlight brightness control Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_I2C_CK  A83  DDC I2C clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                |       | Conn RXOC+/-                                                    |           |      |
| Carrier Board: Connect to enable control of LVDS panel power circuit. N/C if not used  LVDS_BKLT_EN  B79  LVDS flat panel backlight enable high active signal Carrier Board: Connect to enable control of LVDS panel backlight power circuit. N/C if not used  LVDS_BKLT_CTRL  B83  LVDS flat panel backlight brightness control Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_I2C_CK  A83  DDC I2C clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                |       | N/C if not use                                                  |           |      |
| Connect to enable control of LVDS panel power circuit.  N/C if not used  LVDS_BKLT_EN  B79  LVDS flat panel backlight enable high active signal Carrier Board: Connect to enable control of LVDS panel backlight power circuit. N/C if not used  LVDS_BKLT_CTRL  B83  LVDS flat panel backlight brightness control Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_I2C_CK  A83  DDC I2C clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | LVDS_VDD_EN    | A77   | LVDS flat panel power enable.                                   | O 3.3V,   | 1    |
| LVDS_BKLT_EN  B79  LVDS flat panel backlight enable high active signal Carrier Board: Connect to enable control of LVDS panel backlight power circuit. N/C if not used  LVDS_BKLT_CTRL  B83  LVDS flat panel backlight brightness control Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_I2C_CK  A83  DDC I2C clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                |       | Carrier Board:                                                  | CMOS      |      |
| LVDS_BKLT_EN  B79  LVDS flat panel backlight enable high active signal  Carrier Board:  Connect to enable control of LVDS panel backlight power circuit.  N/C if not used  LVDS_BKLT_CTRL  B83  LVDS flat panel backlight brightness control  Carrier Board:  Connect to brightness control of LVDS panel backlight power circuit.  N/C if not used  LVDS_I2C_CK  A83  DDC I2C clock signal used for flat panel detection and control.  Carrier Board:  Connect to DDC clock of LVDS panel  N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control.  Carrier Board:  Carrier Board:  Carrier Board:  Carrier Board:  Carrier Board:  Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                |       | Connect to enable control of LVDS panel power circuit.          |           |      |
| Carrier Board: Connect to enable control of LVDS panel backlight power circuit. N/C if not used  LVDS_BKLT_CTRL  B83  LVDS flat panel backlight brightness control Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_I2C_CK  A83  DDC I2C clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel Carrier Board: Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                |       | N/C if not used                                                 |           |      |
| Connect to enable control of LVDS panel backlight power circuit.  N/C if not used  LVDS_BKLT_CTRL  B83  LVDS flat panel backlight brightness control  Carrier Board: Connect to brightness control of LVDS panel backlight power circuit.  N/C if not used  LVDS_I2C_CK  A83  DDC I2C clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel  N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel  Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | LVDS_BKLT_EN   | B79   | LVDS flat panel backlight enable high active signal             | O 3.3V,   | 1    |
| LVDS_BKLT_CTRL  B83  LVDS flat panel backlight brightness control Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_I2C_CK  A83  DDC I2C clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel Carrier Board: Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                |       | Carrier Board:                                                  | CMOS      |      |
| LVDS_BKLT_CTRL  B83  LVDS flat panel backlight brightness control Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_I2C_CK  A83  DDC I2C clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel Carrier Board: Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                |       | Connect to enable control of LVDS panel backlight power         |           |      |
| LVDS_BKLT_CTRL  B83  LVDS flat panel backlight brightness control Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_I2C_CK  A83  DDC I2C clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Carrier Board: Carrier Board: Connect to DDC data of LVDS panel Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |       | circuit.                                                        |           |      |
| Carrier Board: Connect to brightness control of LVDS panel backlight power circuit. N/C if not used  LVDS_I2C_CK  A83  DDC I2C clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. I/O 3.3V, Carrier Board: Connect to DDC data of LVDS panel Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |       | N/C if not used                                                 |           |      |
| Connect to brightness control of LVDS panel backlight power circuit.  N/C if not used  LVDS_I2C_CK  A83  DDC I2C clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Carrier Board: Connect to DDC data of LVDS panel Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | LVDS_BKLT_CTRL | B83   | LVDS flat panel backlight brightness control                    | O 3.3V,   | 1    |
| circuit.  N/C if not used  LVDS_I2C_CK  A83  DDC I2C clock signal used for flat panel detection and control.  Carrier Board: Connect to DDC clock of LVDS panel  N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control.  Carrier Board: Carrier Board: Connect to DDC data of LVDS panel  Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                |       | Carrier Board:                                                  | CMOS      |      |
| LVDS_I2C_CK  A83  DDC I2C clock signal used for flat panel detection and control. Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel  Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                |       | Connect to brightness control of LVDS panel backlight power     |           |      |
| LVDS_I2C_CK  A83  DDC I2C clock signal used for flat panel detection and control.  Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel  Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                |       | circuit.                                                        |           |      |
| Carrier Board: Connect to DDC clock of LVDS panel N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel  Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |       | N/C if not used                                                 |           |      |
| Connect to DDC clock of LVDS panel  N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | LVDS_I2C_CK    | A83   | DDC I2C clock signal used for flat panel detection and control. | O 3.3V,   | 1    |
| N/C if not used  LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel  N/C if not used  I/O 3.3V, OD CMOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                |       | Carrier Board:                                                  | CMOS      |      |
| LVDS_I2C_DAT  A84  DDC I2C data signal used for flat panel detection and control. Carrier Board: Connect to DDC data of LVDS panel  I/O 3.3V, OD CMOS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                |       | Connect to DDC clock of LVDS panel                              |           |      |
| Carrier Board: OD CMOS Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |       | N/C if not used                                                 |           |      |
| Connect to DDC data of LVDS panel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | LVDS_I2C_DAT   | A84   | DDC I2C data signal used for flat panel detection and control.  | I/O 3.3V, | 1    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                |       | Carrier Board:                                                  | OD CMOS   |      |
| N/C if not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                |       | Connect to DDC data of LVDS panel                               |           |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                |       | N/C if not used                                                 |           |      |

### Note:

1. SOM-7583 is not support LVDS.

### 2.9.1.1 Display Timing Configuration

The graphic controller needs to be configured to match the timing parameters of the attached flat panel display. To properly configure the controller, there needs to be some method to determine the display parameters. Different Module vendors provide differing ways to access display timing parameters. Some vendors store the data in non-volatile memory with the BIOS setup screen as the method for entering the data, other vendors might use a Module or Carrier based EEPROM. Some vendors might hard code the information into the BIOS, and other vendors might support panel located timing via the signals LVDS\_I2C\_CK and LVDS\_I2C\_DAT with an EEPROM strapped to 1010 000x. Regardless of the method used to store the panel timing parameters, the video BIOS will need to have the ability to access and decode the parameters. Given the number of variables it is recommended that Carrier designers contact Module suppliers to determine the recommend method to store and retrieve the display timing parameters.

The Video Electronics Standards Association (VESA) recently released DisplayID, a second generation display identification standard that can replace EDID and other proprietary methods for storing flat panel timing data. DisplayID defines a data structure which contains information such as display model, identification information, colorimetry, feature support, and supported timings and formats. The DisplayID data allows the video controller to be configured for optimal support for the attached display without user intervention. The basic data structure is a variable length block up to 256 bytes with additional 256 byte extensions as required. The DisplayID data is typically stored in a serial EPROM connected to the LVDS\_I2C bus. The EPROM can reside on the display or Carrier. DisplayID is not backwards compatible with EDID. Contact VESA (www.vesa.org) for more information.

#### 2.9.1.2 Backlight Control

Backlight inverters are either voltage, PWM or resistor controlled. The COM Express specification provides two methods for controlling the brightness. One method is to use the backlight control and enable signals from the CPU chipset. These signals are brought on COM Express LVDS\_BKLT\_EN and LVDS\_BKLT\_CTRL. LVDS\_BKLT\_CTRL is a Pulse Width Modulated (PWM) output that can be connected to display inverters that accept a PWM input. The second method it to use the LVDS I2C bus to control an I2C DAC. The output of the DAC can be used to support voltage controlled inverters. The DAC can be used driving the backlight voltage control input pin of the inverter.

### 2.9.2 LVDS Routing Guidelines

Route LVDS signals as differential pairs (excluding the five single-ended support signals), with a  $100-\Omega$  differential impedance and a  $55-\Omega$ , single-ended impedance. Ideally, a LVDS pair is routed on a single layer adjacent to a ground plane. LVDS pairs should not cross plane splits. Keep layer transitions to a minimum. Reference LVDS pairs to a power plane if necessary. The power plane should be well-bypassed.

Length-matching between the two lines that make up an LVDS pair ("intra-pair") and between different LVDS pairs ("inter-pair") is required. Intra-pair matching is tighter than the inter-pair matching.

All LVDS pairs should have the same environment, including the same reference plane and the same number of vias.

## 2.9.3 LVDS Trace Length Guidelines

Figure 19: Topology for LVDS



Table 29: LVDS Trace Length Guidelines

| Parameter                              | Main Route Guidelines                           | Notes |
|----------------------------------------|-------------------------------------------------|-------|
| Signal Group                           | LVDS                                            | 1     |
| Differential Impedance Target          | 85 Ω ±10%                                       | 1     |
| Single End                             | 50Ω ±10%                                        | 1     |
| Signal length to the LVDS connector    | NA"                                             | 1     |
| available for the COM                  |                                                 |       |
| Express Carrier Board                  |                                                 |       |
| Spacing between pair to pairs          | Min. 20 mils                                    | 1     |
| (inter-pair) (s)                       |                                                 |       |
| Spacing between differential pairs and | Min. 30 mils                                    | 1     |
| high-speed periodic signals            |                                                 |       |
| Spacing between differential pairs and | Min. 20 mils                                    | 1     |
| low-speed non periodic signals         |                                                 |       |
| LA                                     | Please see the SOM-XXXX Layout Checklist        | 1     |
| LB                                     | Carrier Board Length                            | 1     |
| Max length of LA+LB                    | NA"                                             | 1     |
| Length matching                        | Differential pairs (intra-pair): Max. NA mils   | 1     |
|                                        | Clock and data pairs (intra-pair): Max. NA mils |       |
|                                        | data pairs (inter-pair) : Max. NA mils          |       |
| Reference Plane                        | GND referencing preferred                       | 1     |
| Spacing from edge of plane             | Min. 40mils                                     | 1     |
| Carrier Board Via Usage                | Max. of 2 vias per line.                        | 1     |

#### Notes:

1. SOM-7583 is not support LVDS.

#### 2.10 Embedded DisplayPort (eDP)

Embedded DisplayPort (eDP) is a digital display interface standard produced by the Video Electronics Standards Association (VESA) for digital interconnect of Audio and Video.

Embedded DisplayPort defines a standardized display panel interface for internal connections; e.g., graphics interfaces to notebook display panels. It supports advanced power-saving features including seamless refresh rate switching, display panel and backlight control protocol that works through the AUX channel, and Panel Self-Refresh (PSR) feature developed to save system power and further extend battery life in portable PC systems. PSR mode allows the GPU to enter power saving states in between frame updates by including framebuffer memory in the display panel controller.

Embedded DisplayPort is intended to replace LVDS as the interface to flat panel displays integrated into a product. Unlike DisplayPort, embedded DisplayPort does not define a specific connector or pin-out. The COM Express specification shares the LVDS pins with embedded DisplayPort.

#### 2.10.1 eDP Signal Definitions

eDP is available in Type 6 and type 10 pin-outs as an alternative to the LVDS A channel. The Module can provide LVDS only, eDP only or Dual-Mode for both interfaces. Please refer to relevant Module documentation for the supported interfaces.

Table 30: eDP Signal Definitions

| Signal   | Pin# | Description                                       | I/O    | Note |
|----------|------|---------------------------------------------------|--------|------|
| eDP_TX0+ | A75  | eDP lane 0, TX +/-                                | O PCle |      |
| eDP_TX0- | A76  | Carrier Board:                                    |        |      |
|          |      | Connect AC Coupling Capacitors 75~200 nF near eDP |        |      |
|          |      | connector.                                        |        |      |
|          |      | N/C if not used                                   |        |      |
| eDP_TX1+ | A73  | eDP lane 1, TX +/-                                | O PCle |      |
| eDP_TX1- | A74  | Carrier Board:                                    |        |      |
|          |      | Connect AC Coupling Capacitors 75~200 nF near eDP |        |      |
|          |      | connector.                                        |        |      |
|          |      | N/C if not used                                   |        |      |
| eDP_TX2+ | A71  | eDP lane 2, TX +/-                                | O PCle |      |
| eDP_TX2- | A72  | Carrier Board:                                    |        |      |
|          |      | Connect AC Coupling Capacitors 75~200 nF near eDP |        |      |
|          |      | connector.                                        |        |      |
|          |      | N/C if not used                                   |        |      |

| Signal        | Pin# | Description                                            | I/O      | Note |
|---------------|------|--------------------------------------------------------|----------|------|
| eDP_TX3+      | A81  | eDP lane 3, TX +/-                                     | O PCle   |      |
| eDP_TX3-      | A82  | Carrier Board:                                         |          |      |
|               |      | Connect AC Coupling Capacitors 75~200 nF near          |          |      |
|               |      | eDP connector.                                         |          |      |
|               |      | N/C if not used                                        |          |      |
| eDP_VDD_EN    | A77  | eDP power enable                                       | O CMOS   |      |
|               |      | Carrier Board:                                         |          |      |
|               |      | Connect to enable control of eDP panel power circuit.  |          |      |
|               |      | N/C if not used                                        |          |      |
| eDP_BLKT_EN   | B79  | eDP backlight enable                                   | O CMOS   |      |
|               |      | Carrier Board:                                         |          |      |
|               |      | Connect to enable control of eDP panel backlight       |          |      |
|               |      | power circuit.                                         |          |      |
|               |      | N/C if not used                                        |          |      |
| eDP_BLKT_CTRL | B83  | EDP backlight brightness control                       | O CMOS   |      |
|               |      | Carrier Board:                                         |          |      |
|               |      | Connect to brightness control of eDP panel backlight   |          |      |
|               |      | power circuit.                                         |          |      |
|               |      | N/C if not used                                        |          |      |
| eDP_AUX+      | A83  | eDP auxiliary lane +/-                                 | I/O PCIe |      |
| eDP_AUX-      | A84  | eDP_AUX+: Module has integrated PD resistor 100K       |          |      |
|               |      | ohm to 3.3V.                                           |          |      |
|               |      | eDP_AUX-: Module has integrated PU resistor 100K       |          |      |
|               |      | ohm to GND.                                            |          |      |
|               |      | Carrier Board:                                         |          |      |
|               |      | Connect AC Coupling Capacitors 75~200 nF near          |          |      |
|               |      | eDP connector.                                         |          |      |
|               |      | Connect to device or eDP connector.                    |          |      |
|               |      | N/C if not used.                                       |          |      |
| eDP_HPD       | A87  | Detection of Hot Plug / Unplug and notification of the | I CMOS   |      |
|               |      | link layer                                             |          |      |
|               |      | Carrier Board:                                         |          |      |
|               |      | Connector to device or eDP connector HP pin.           |          |      |

Notes:

#### 2.10.2 eDP Trace Length Guidelines

Figure 20: Topology for eDP



Table 31: DisplayPort Connector / Device Down Trace Length Guidelines

| Parameter                        | Main Route Guidelines                                 | Notes |
|----------------------------------|-------------------------------------------------------|-------|
| Signal Group                     | eDP                                                   |       |
| Differential Impedance Target    | 85 Ω ±10%                                             |       |
| Single End                       | 50Ω ±10%                                              |       |
| Isolation to equivalent pairs    | 20 mils (MS) and 15 mils (DS)                         |       |
| Isolation to other signal groups | 20 mils (MS) and 15 mils (DS)                         |       |
| LA                               | SOM-7583 don't support eDP by default                 |       |
| LB                               | Carrier Board Length                                  |       |
| Max length of LA+LB              | eDP differential pairs to eDP connector: 10"          | 2     |
|                                  | AUX channel: 10"                                      |       |
| Length matching                  | Differential pairs (intra-pair): Max. ±5 mils         |       |
|                                  | For each channel, match the lengths of the            |       |
|                                  | differential pairs (Inter-Pair) to be within a 2-inch |       |
|                                  | window (max length – min length < 2 inch).            |       |
| Reference Plane                  | GND referencing preferred.                            |       |
|                                  | Min 40-mil trace edge-to-major plane edge             |       |
|                                  | spacing.                                              |       |
| Carrier Board Via Usage          | Max. 2 vias.                                          |       |
| AC coupling                      | Min = 75 nF                                           | 1     |
|                                  | Max = 200 nF                                          |       |

#### Notes:

- 1. AC caps are recommended to be placed close to device side (avoid placing AC cpas on mid-bus).
- 2. eDP differential pairs total length 10inch for HBR2 and 5.5inch for HBR3.

#### 2.11 Digital Audio Interfaces

The COM Express Specification allocates seven pins on the A-B connector to support HD interfaces to audio Codecs on the Carrier Board. The pins are available on all Module types.

The HDA signal level from some chipsets might be 1.5V. Module designers must add any necessary voltage translation circuitry to meet the COM Express 3.3V signaling requirement for HDA signals. The HDA codec on a COM Express Carrier Board *shall* be connected as the primary codec with the codec ID 00 using the data input line 'HDA\_SDINO'. Up to two additional codecs with ID 01 and ID 10 *may* be connected to the COM Express Module by using the other designated signals HDA\_SDIN[1:2].

#### 2.11.1 Audio Codec Signal Descriptions

Table 32: Audio Codec Signal Descriptions

| Signal     | Pin# | Description                                                        | I/O     | Note |
|------------|------|--------------------------------------------------------------------|---------|------|
| HDA_RST#   | A30  | CODEC Reset.                                                       | O 3.3V  |      |
|            |      | Carrier Board:                                                     | Suspend |      |
|            |      | HDA - Connect 0 $\Omega$ in series to CODEC pin 11 RESET#          | CMOS    |      |
|            |      | N/C if not used                                                    |         |      |
| HDA_SYNC   | A29  | Serial Sample Rate Synchronization.                                | O 3.3V  |      |
|            |      | Carrier Board:                                                     | CMOS    |      |
|            |      | HDA - Connect 0 $\Omega$ in series to CODEC pin 10 SYNC            |         |      |
|            |      | N/C if not used                                                    |         |      |
| HDA_BITCLK | A32  | 24 MHz Serial Bit Clock for HDA CODEC.                             | O 3.3V  |      |
|            |      | Carrier Board:                                                     | CMOS    |      |
|            |      | HDA - Module has integrated series resistor. Connect 0 $\Omega$    |         |      |
|            |      | in series to CODEC pin 6 BIT_CLK                                   |         |      |
|            |      | N/C if not used                                                    |         |      |
| HDA_SDOUT  | A33  | Audio Serial Data Output Stream.                                   | O 3.3V  |      |
|            |      | Carrier Board:                                                     | CMOS    |      |
|            |      | HDA - Connect 33-47 $\Omega$ in series and PD 10K $\Omega$ (NL) to |         |      |
|            |      | CODEC pin 8 SDATA_IN                                               |         |      |
|            |      | N/C if not used                                                    |         |      |
| HDA_SDIN0  | B30  | Audio Serial Data Input Stream from CODEC[0:2].                    | I 3.3V  | 1    |
| HDA_SDIN1  | B29  | Carrier Board:                                                     | Suspend |      |
| HDA_SDIN2  | B28  | HDA - Connect 33-47 $\Omega$ in series and PD 10K $\Omega$ (NL) to | CMOS    |      |
|            |      | CODEC pin 8 SDATA_IN                                               |         |      |
|            |      | N/C if not used                                                    |         |      |

Notes:

1. SOM-7583 is not support HDA\_SDIN2.

The codec on a COM Express Carrier Board is usually connected as the primary codec with the codec ID 00 using the data input line 'HDA\_SDIN0'. Up to two additional codecs with ID 01 and ID 10 can be connected to the COM Express Module by using the other designated signals 'HDA\_SDIN1' and 'HDA\_SDIN2'.

Connect the primary audio codec to the serial data input signal 'HDA\_SDIN0' and ensure that the corresponding bit clock input signal 'HDA\_BITCLK' is connected to the HAD interface of the COM Express Module.

Clocking over the signal 'HDA\_BITCLK' is derived from a 24.576 MHz crystal. The crystal is not required in HDA implementations. This clock also drives the second and the third audio codec if more than one codec is used in the application. For crystal or crystal oscillator requirements, refer to the datasheet of the primary codec.

#### 2.11.2 Audio Routing Guidelines

The implementation of proper component placement and routing techniques will help to ensure that the maximum performance available from the codec is achieved. Routing techniques that should be observed include properly isolating the codec, associated audio circuitry, analog power supplies and analog ground planes from the rest of the Carrier Board. This includes split planes and the proper routing of signals not associated with the audio section.

The following is a list of basic recommendations:

Traces must be routed with a target impedance of  $50\Omega$  with an allowed tolerance of  $\pm 15\%$ .

Ground return paths for the analog signals must be given special consideration.

Digital signals routed in the vicinity of the analog audio signals must not cross the power plane split lines. Locate the analog and digital signals as far as possible from each other.

Partition the Carrier Board with all analog components grouped together in one area and all digital components in another.

Keep digital signal traces, especially the clock, as far as possible from the analog input and voltage reference pins.

Provide separate analog and digital ground planes with the digital components over the digital ground plane, and the analog components, including the analog power regulators, over the analog ground plane.

The split between the planes must be a minimum of 0.05 inch wide.

Route analog power and signal traces over the analog ground plane.

Route digital power and signal traces over the digital ground plane.

Position the bypassing and decoupling capacitors close to the IC pins with wide traces to reduce impedance.

Place the crystal or oscillator (depending on the codec used) as close as possible to the codec.

(HDA implementations generally do not require a crystal at the codec)

Do not completely isolate the analog/audio ground plane from the rest of the Carrier Board ground plane.

Provide a single point (0.25 inch to 0.5 inch wide) where the analog/isolated ground plane connects to the main ground plane. The split between the planes must be a minimum of 0.05 inch wide.

Any signals entering or leaving the analog area must cross the ground split in the area where the analog ground is attached to the main Carrier Board ground. That is, no signal should cross the split/gap between the ground planes, because this would cause a ground loop, which in turn would greatly increase EMI emissions and degrade the analog and digital signal quality.

#### 2.11.3 Audio Trace Length Guidelines

Figure 21: Topology for Audio



Table 33: Audio Trace Length Guidelines

| Parameter                     | Main Route Guidelines                              | Notes |
|-------------------------------|----------------------------------------------------|-------|
| Signal Group                  | Audio                                              |       |
| Single End                    | 50Ω ±10%                                           |       |
| Nominal Trace Space within    | Min. 15mils                                        |       |
| Audio Signal Group            |                                                    |       |
| Spacing to Other Signal Group | Min. 20mils                                        |       |
| LA                            | Please see the SOM-7583 Layout Checklist           |       |
| LB                            | Carrier Board Length                               |       |
| Max length of LA+LB           | 14.5"                                              |       |
| Length matching               | Data to Clock must be matched within 500mils       |       |
| Reference Plane               | GND referencing preferred.                         |       |
|                               | Min 20-mil trace edge-to-major plane edge spacing. |       |

Notes:

#### 2.12 LPC and eSPI Interface \*SOM-7583 is not support eSPI.

The Module LPC and eSPI interfaces share connector pins. A Module design *may* support either LPC or eSPI or both, at the Module vendor's discretion. Module pin ESPI\_EN# is available for the Carrier to signal to the Module whether LPC or eSPI is to be used. The Carrier *shall* leave the ESPI\_EN# unconnected on the Carrier for LPC operation. The Carrier *shall* tie ESPI\_EN# to GND for eSPI operation. The Module *shall* terminate ESPI\_EN# as appropriate to facilitate this.

The LPC bus is a 3.3V bus and eSPI is a 1.8V bus. There is the possibility of a mismatch – an eSPI only Module mated with a LPC only Carrier, or an LPC only Module on an eSPI Carrier. Module designers *should* protect the Module eSPI interface against accidental exposure to 3.3V Carrier LPC signals. Carrier designers *should* protect a Carrier eSPI interface against accidental exposure to 3.3V Module LPC signals. In both cases, a simple and low cost protection scheme *may* be realized with low value in-line series resistors (typically 33 ohms) and BAT54 Schottky diodes on each line. The diode anode is tied to the eSPI device pin and the cathode to the 1.8V supply rail. Ideally, that 1.8V supply rail can sink current. In the event of a mismatch, the offending (Module or Carrier) 3.3V rail is discharged through the series resistor and the Schottky diode to the (Carrier or Module) 1.8V rail and not through the eSPI device.

#### 2.12.1 LPC /eSPI Signal Definition

Table 34: LPC/eSPI Interface Signal Definition

| Signal     | Pin# | Description                                     | I/O      | Note |
|------------|------|-------------------------------------------------|----------|------|
| LPC_SERIRQ | A50  | LPC serialized IRQ.                             | I/O 3.3V |      |
|            |      | Carrier Board:                                  | CMOS     |      |
|            |      | Connect to                                      |          |      |
|            |      | LPC - SERIRQ                                    |          |      |
|            |      | N/C if not used                                 |          |      |
| ESPI_CS1#  |      | ESPI Mode: eSPI Master Chip Select Outputs      | O 1.8V   | 2    |
|            |      | Driving Chip Select# A low selects a particular | Suspend  |      |
|            |      | eSPI slave for the transaction. Each of the     | / 1.8V   |      |
|            |      | eSPI slaves is connected to a dedicated Chip    |          |      |
|            |      | Selectn# pin.                                   |          |      |
|            |      | Carrier Board:                                  |          |      |
|            |      | Connect to                                      |          |      |
|            |      | eSPI Device – eSPI_CS1#                         |          |      |
|            |      | N/C if not used                                 |          |      |

| Signal       | Pin# | Description                                        | I/O      | Note |
|--------------|------|----------------------------------------------------|----------|------|
| LPC_FRAME#   | В3   | LPC frame indicates start of a new cycle or        | O 3.3V   |      |
|              |      | termination of a broken cycle.                     | CMOS     |      |
|              |      | Carrier Board:                                     |          |      |
|              |      | LPC - LFRAME#                                      |          |      |
|              |      | N/C if not used                                    |          |      |
| ESPI_CS0#    |      | ESPI Mode: eSPI Master Chip Select Outputs         | O 1.8V   | 2    |
|              |      | Driving Chip Select0#. A low selects a particular  | Suspend  |      |
|              |      | eSPI slave for the transaction. Each of the eSPI   | / 1.8V   |      |
|              |      | slaves is connected to a dedicated Chip Selectn#   |          |      |
|              |      | pin.                                               |          |      |
|              |      | Carrier Board:                                     |          |      |
|              |      | Connect to                                         |          |      |
|              |      | eSPI Device – eSPI_CS0#                            |          |      |
|              |      | N/C if not used                                    |          |      |
| LPC_AD0      | B4   | LPC multiplexed command, address and data.         | I/O 3.3V |      |
| LPC_AD1      | B5   | Carrier Board:                                     | CMOS     |      |
| LPC_AD2      | B6   | Connect to                                         |          |      |
| LPC_AD3      | B7   | LPC - LAD0 , LAD1, LAD2, LAD3                      |          |      |
|              |      | N/C if not used                                    |          |      |
| ESPI_IO_0    |      | ESPI Mode: eSPI Master Data Input / Outputs        | I/O 1.8V | 2    |
| ESPI_IO_1    |      | These are bi-directional input/output pins used to | Suspend  |      |
| ESPI_IO_2    |      | transfer data between master and slaves.           | / 1.8V   |      |
| ESPI_IO_3    |      | Multiplexed with LPC_AD[0:3]                       |          |      |
|              |      | Carrier Board:                                     |          |      |
|              |      | Connect to                                         |          |      |
|              |      | eSPI Device – eSPI_IO0, eSPI_IO1, eSPI_IO2,        |          |      |
|              |      | eSPI_IO3, the Carrier <b>shall</b> have a 33 Ohm   |          |      |
|              |      | series termination.                                |          |      |
|              |      | N/C if not used                                    |          |      |
| LPC_DRQ0#    | B8   | LPC encoded DMA/Bus master request.                | I 3.3V   | NC   |
| LPC_DRQ1#    | B9   | Carrier Board:                                     | CMOS     |      |
|              |      | Connect to                                         |          |      |
|              |      | LPC - LDRQ0#, LDRQ1#                               |          |      |
|              |      | N/C if not used                                    |          |      |
| ESPI_ALERT0# |      | ESPI Mode: eSPI pins used by eSPI slave to         | I 1.8V   | 2    |
| ESPI_ALERT1# |      | request service from the eSPI master.              | Suspend  |      |
|              |      | Carrier Board:                                     | / 1.8V   |      |
|              |      | Connect to                                         |          |      |
|              |      | eSPI Device – eSPI_ALERT0#, eSPI_ALERT1#.          |          |      |
|              |      | N/C if not used                                    |          |      |

| Signal      | Pin# | Description                                                        | I/O     | Note |
|-------------|------|--------------------------------------------------------------------|---------|------|
| ESPI_RESET# | B18  | ESPI Mode: eSPI Reset Reset the eSPI interface                     | O 1.8V  | 2    |
| /SUS_STAT#  |      | for both master and slaves.                                        | Suspend |      |
|             |      | eSPI Reset# is typically driven from eSPI master                   | / 1.8V  |      |
|             |      | to eSPI slaves.                                                    |         |      |
|             |      | Carrier Board:                                                     |         |      |
|             |      | Connect to                                                         |         |      |
|             |      | eSPI Device – eSPI_RESET#                                          |         |      |
|             |      | N/C if not used                                                    |         |      |
| ESPI_EN#    | B47  | This signal is used by the Carrier to indicate the                 | INA     | 2    |
|             |      | operating mode of the LPC/eSPI bus. If left                        | CMOS    |      |
|             |      | unconnected on the carrier, LPC mode (default)                     |         |      |
|             |      | is selected. If pulled to GND on the carrier, eSPI                 |         |      |
|             |      | mode is selected. This signal is pulled to a logic                 |         |      |
|             |      | high on the module through a resistor. The                         |         |      |
|             |      | Carrier <i>should</i> only float this line or <b>pull it low</b> . |         |      |
|             |      | Carrier Board:                                                     |         |      |
|             |      | Connect to                                                         |         |      |
|             |      | N/C : LPC mode                                                     |         |      |
|             |      | GND: eSPI mode                                                     |         |      |
| LPC_CLK     | B10  | LPC clock output 33MHz.                                            | O 3.3V  |      |
|             |      | Carrier Board:                                                     | CMOS    |      |
|             |      | Connect to                                                         |         |      |
|             |      | LPC - LCLK                                                         |         |      |
|             |      | N/C if not used                                                    |         |      |
| ESPI_CK     |      | ESPI Mode: eSPI Master Clock Output This pin                       | O 1.8V  | 2    |
|             |      | provides the reference timing for all the serial                   | Suspend |      |
|             |      | input and output operations.                                       | / 1.8V  |      |
|             |      | Carrier Board:                                                     |         |      |
|             |      | Connect to                                                         |         |      |
|             |      | eSPI Device – eSPI_CLK, the Carrier shall have                     |         |      |
|             |      | a 33 Ohm series termination.                                       |         |      |
|             |      | N/C if not used                                                    |         |      |

#### Note:

- Implementing external LPC devices on the COM Express Carrier Board always requires
  customization of the COM Express Module's BIOS in order to support basic initialization for those LPC
  devices. Otherwise the functionality of the LPC devices will not be supported by a Plug&Play or ACPI
  capable system.
- 2. SOM-7583 is not support eSPI.

#### 2.12.2 LPC Routing Guidelines

#### 2.12.2.1 General Signals

LPC signals are similar to PCI signals and may be treated similarly. Route the LPC bus as 50  $\,\Omega$ , single-ended signals. The bus may be referenced to ground (preferred), or to a well-bypassed power plane or a combination of the two. Point-to-point (daisy-chain) routing is preferred, although stubs up to 1.5 inches may be acceptable. Length-matching among LPC\_AD[3:0], LPC\_FRAME# are needed

#### 2.12.2.2 Bus Clock Routing

Route the LPC clock as a single-ended,  $50~\Omega$  trace with generous clearance to other traces and to itself. A continuous ground-plane reference is recommended. Routing the clock on a single ground referenced internal layer is preferred to reduce EMI.

The LPC clock implementation should follow the routing guidelines for the PCI clock defined in the COM Express specification and the 'PCI Local Bus Specification Revision 2.3'.

#### 2.12.2.3 Carrier Board LPC Devices

Carrier Board LPC devices should be clocked with the LPC clock provided by the Module interface. If the Carrier Board has two loads on the LPC clock these loads should be connected to the common clock without a buffer. The Carrier Board should not have more than two loads on the LPC clock.

Carrier Board LPC devices should be reset with signal CB RESET#.

A typical routing topology for a Module LPC device and two Carrier Board LPC devices clock is shown below. This topology is used by Modules that start and stop the LPC clock on the fly. In this case, a buffer cannot be used and all LPC devices must share a common clock.

Figure 22: Typical Routing Topology for a Module LPC Device



LA 500 mils max

LB1 = LB2 = 150 mils max

LC1 = 8.88" + LC2

LC2 = .25" max

LE2 = 1" max

LD2 + LE2 (note 2 instances of LE2) = 8.88"

 $R1 = R2 = 22\Omega$ 

#### 2.12.2.4 eSPI Devices \*SOM-7583 is not support eSPI Interface.

At the time of this writing, the use case and design rules for eSPI are still being developed.

Designers of Modules and Carriers are provided with the following guidance:

The maximum trace length for Carrier routed eSPI traces *shall not* exceed 4.5".

Carrier routed ESPI traces shall be routed at 50 Ohms.

Carrier routed SPI traces *shall* have 5 mil via to via clearance, 4 mil trace to via clearance, and 10 mil clearance to any other traces.

The Carrier *shall* have a 33 Ohm series termination between 0.5" and 1" of the target device on the ESPI\_CK signal.

The Carrier *shall* have a 33 Ohm series termination between 0.5" and 1" of the target device on the ESPI\_IO\_[0..3] signals.

The Carrier *shall* length match ESPI\_CK and ESPI\_IO\_[0..3] within 250mils.

The Carrier shall length match eSPI\_CK and ESPI\_CS within 100mils.

## 2.12.3 LPC Trace Length Guidelines

Figure 23: Topology for LPC



Table 35: LPC Trace Length Guidelines

| Parameter                      | Main Route Guidelines                    | Notes |
|--------------------------------|------------------------------------------|-------|
| Signal Group                   | LPC                                      |       |
| Single End                     | 50Ω ±15%                                 |       |
| Nominal Trace Space within LPC | Min. 15mils                              |       |
| Signal Group                   |                                          |       |
| Spacing to Other Signal Group  | Min. 15mils                              |       |
| LA                             | Please see the SOM-7583 Layout Checklist |       |
| LB                             | Carrier Board Length                     |       |
| Max length of LA+LB            | 10"                                      |       |
| Length matching between single | Max. 750mils                             |       |
| ended signals                  |                                          |       |
| Length matching between clock  | Max. 750mils                             |       |
| signals                        |                                          |       |
| Reference Plane                | GND referencing preferred.               |       |
| Via Usage                      | Try to minimize number of vias           |       |

Notes:



The SPI bus is used to support SPI-compatible flash devices. The SPI flash device can be up to 32 MB (256 Mb). The SPI bus is clocked at either 20 MHz, 25 MHz, 33 MHz or 50 MHz. SPI devices selected **should** support one of these frequencies.

In COM.0 Rev 2, the SPI interface was defined as a 3.3V interface. With COM.0 Rev 3, the SPI interface *may* be either 3.3V or 1.8V, as is best for the Module chipset at hand.

#### 2.13.1 SPI Signal Definition

Table 36: SPI Interface Signal Definition

| Signal    | Pin# | Description                                         | I/O          | Note |
|-----------|------|-----------------------------------------------------|--------------|------|
| SPI_CS#   | B97  | Chip select for Carrier Board SPI - may be          | O CMOS -     |      |
|           |      | sourced from chipset SPI0 or SPI1                   | 3.3V Suspend |      |
|           |      | Carrier Board:                                      |              |      |
|           |      | Connect to SPI flash pin 1 Chip Select              |              |      |
|           |      | N/C if not used                                     |              |      |
| SPI_MISO  | A92  | Data in to Module from Carrier SPI                  | I CMOS -     |      |
|           |      | Carrier Board:                                      | 3.3V Suspend |      |
|           |      | Connect 15~33Ω in series to SPI flash pin 2 Serial  |              |      |
|           |      | Output                                              |              |      |
|           |      | N/C if not used                                     |              |      |
| SPI_MOSI  | A95  | Data out from Module to Carrier SPI                 | O CMOS -     |      |
|           |      | Carrier Board:                                      | 3.3V Suspend |      |
|           |      | Connect 33~47 Ω in series to SPI flash pin 5 Serial |              |      |
|           |      | Input                                               |              |      |
|           |      | N/C if not used                                     |              |      |
| SPI_CLK   | A94  | Clock from Module to Carrier SPI                    | O CMOS -     |      |
|           |      | Carrier Board:                                      | 3.3V Suspend |      |
|           |      | Connect 33~47 Ω in series to SPI flash pin 6 Clock  |              |      |
|           |      | N/C if not used                                     |              |      |
| SPI_POWER | A91  | Power supply for Carrier Board SPI - sourced        | O – 3.3V     |      |
|           |      | from Module - nominally 3.3V. The Module shall      | Suspend      |      |
|           |      | provide a minimum of 100mA on SPI_POWER.            |              |      |
|           |      | Carriers shall use less than 100mA of               |              |      |
|           |      | SPI_POWER. SPI_POWER shall only be used to          |              |      |
|           |      | power SPI devices on the Carrier.                   |              |      |
|           |      | Carrier Board:                                      |              |      |
|           |      | Connect to SPI flash pin 8 VDD                      |              |      |
|           |      | N/C if not used                                     |              |      |

| Signal     | Pin# | Description                                           | I/O    | Note |
|------------|------|-------------------------------------------------------|--------|------|
| BIOS_DIS0# | A34  | Selection strap to determine the BIOS boot device.    | I CMOS |      |
| /ESPI_SAFS |      | The Carrier should only float these or pull them low, |        |      |
|            |      | please refer to Table 37: BIOS Selection Straps.      |        |      |
|            |      | Module has integrated PU resistor 4.7Kohm to 3.3V     |        |      |
|            |      | suspend power.                                        |        |      |
|            |      | Carrier Board:                                        |        |      |
|            |      | 1 - N/C                                               |        |      |
|            |      | 0 - PD 1K to GND                                      |        |      |
| BIOS_DIS1# | B88  | Selection strap to determine the BIOS boot device.    | I CMOS |      |
|            |      | The Carrier should only float these or pull them low, |        |      |
|            |      | please refer to Table 37: BIOS Selection Straps.      |        |      |
|            |      | Module has integrated PU resistor 4.7Kohm to 3.3V     |        |      |
|            |      | suspend power.                                        |        |      |
|            |      | Carrier Board:                                        |        |      |
|            |      | 1 - N/C                                               |        |      |
|            |      | 0 - PD 1K to GND                                      |        |      |

Note:

#### SPI Power

Introducing a SPI\_POWER pin is desirable because some Module implementations will have the SPI power domain in power state S0 and others in S5. It is easier for Carrier Board designers to take the Carrier SPI power from a pin on the Module.

The SPI\_POWER voltage level was defined as 3.3V in COM.0 Rev. 2. With COM.0 Rev. 3, the SPI\_POWER voltage level *may* be 3.3V or 1.8V. This allows the Carrier SPI interface to operate at the level appropriate for the Module chipset, without the use of level shifters.

Module designs that implement a 1.8V Carrier SPI interface *should* protect themselves against possible exposure to 3.3V Carrier SPI signals.

Carrier designs that implement a 1.8V SPI interface *should* protect themselves against possible exposure to 3.3V Module SPI signals.

#### Module Vs Carrier Board Pull-ups

There *shall* not be any Carrier Board pull-ups or pull-downs on the five SPI\_x signals. All such terminations *shall* be on the Module. The Module designer *shall* determine the correct power domain that these signals are terminated to.

Note: Carrier Board *shall* implement pull-ups to SPI\_POWER on the SPI flash pins HOLD# and WP# which are not supported on the COM Express connector.

#### 2.13.2 BIOS Boot Selection

For COM.0 R3, the Module Carrier based BIOS options have been expanded to support eSPI devices. A third pin that affects the BIOS location, named ESPI\_EN#, works in conjunction with BIOS\_DIS1# and BIOS\_DIS0# to define the BIOS boot path. Additionally, the concepts of Master Attached Flash Sharing (MAFS) and Slave Attached Flash Sharing (SAFS) are introduced.

LPC bus BIOS FWH support is removed in COM.0 R3. SPI and eSPI BIOS options are supported.

#### SPI Boot Flash Background

Contemporary Intel x86 systems requires that the SPI boot flash to be divided into a number of regions that may include:

- Descriptor
- BIOS code
- Management Engine (ME) code
- GBE parameters
- Platform data

The Descriptor defines where the other regions are in the SPI device(s). The Descriptor is always at the bottom of the first SPI device, the SPI device that is selected by chipset SPI0 chip-select (chipset SPI CS0#).

The first two regions, the Descriptor and the BIOS, are mandatory. The other regions are optional. The regions may all be packed into the same SPI device, or may be divided between more than one SPI device, although the Descriptor has to be at the bottom of the first SPI device. In most situations, all the SPI regions are packed into a single SPI device that is either on the Module or on the Carrier. Designers may have reasons for dividing the SPI boot flash regions between devices.

COM Express Rev 2 and Rev 3 define a SPI interface on the COM Express connector. The COM Express SPI interface has only one chip select. Chipsets typically have 2 SPI chip selects. Module hardware may steer those chipset chip selects to an on-Module SPI device or devices or to a single off-module SPI device. The chip select steering is defined by the ESPI\_EN#, BIOS\_DIS1# and BIOS\_DIS0# signals.'BIOS Selection Straps' below.

The BIOS Entry point *may* be in SPI0 or SPI1 as determined by the descriptor table in the SPI0 device. The Module *may* have one or two SPI devices. Carrier Boards *may* have zero or one SPI devices.

#### MAFS and SAFS BIOS Configurations

Master Attached Flash Sharing (MAFS) is defined as the BIOS Flash directly attached to the processor SPI bus.

Slave Attached Flash Sharing (SAFS) is defined as the BIOS Flash being attached behind a board Management Controller (BMC) or Embedded Controller (EC).

MAFS and SAFS configurations apply to both LPC and eSPI enabled configurations. Refer to Figure 24 'BIOS Selection LPC Mode' and Figure 25 'BIOS Selection eSPI Mode' below.

Please note that some of the features shown in these figures are mutually exclusive.

Figure 24: BIOS Selection LPC Mode

#### **LPC Mode**

# COM Express Module COM Express Carrier Board MAFS BIOS BIOS BIOS LPC LPC LPC LPC LPC Devices

Figure 25: BIOS Selection eSPI Mode

#### eSPI Mode



The A and, B notations in the figure 24 above and the B, C, D and F notations in figure 25 above are referenced in the table and text sections below. Note also that some of the features shown in these figures are mutually exclusive.

Table 37: BIOS Selection Straps

| ESPI_EN# | BIOS_DIS1# | BIOS_DIS0# | Boot Bus | RRS | Chipset ESPI_CS0# | Carrier<br>ESPI_CS0#<br>Pin | Chipset SPI_CS1# | Chipset SPI_CS0# Destination | Carrier<br>SPI_CS#<br>Pin | SPI<br>Descriptor | Ref to Images | Notes      |
|----------|------------|------------|----------|-----|-------------------|-----------------------------|------------------|------------------------------|---------------------------|-------------------|---------------|------------|
| 1        | 0          | 0          | SPI      | 0   | _                 | -                           | Carrier          | Module                       | SPI1                      | Module            | Α             | MAFS on    |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | Module.    |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | LPC bus    |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | enabled.   |
| 1        | 0          | 1          | SPI      | 0   | -                 | -                           | Module           | Carrier                      | SPI0                      | Carrier           | В             | MAFS on    |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | Carrier.   |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | LPC bus    |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | enabled.   |
| 1        | 1          | 0          | -        | 0   | -                 | -                           | -                | -                            | High                      | -                 | -             | Not used - |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | was FWH    |
| 1        | 1          | 1          | SPI      | 0   | -                 | -                           | Module           | Module                       | High                      | Module            | Α             | MAFS on    |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | Module.    |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | LPC bus    |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | enabled.   |
| 0        | 0          | 0          | SPI      | 0   | -                 | -                           | Carrier          | Module                       | SPI1                      | Module            | С             | MAFS on    |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | Module.    |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | ESPI bus   |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | enabled.   |
| 0        | 0          | 1          | SPI      | 0   | -                 | -                           | Module           | Carrier                      | SPI0                      | Carrier           | D             | MAFS on    |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | Carrier.   |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | ESPI bus   |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | enabled.   |
| 0        | 1          | 0          | eSPI     | 1   | Module            | -                           | -                | -                            | SPI0                      | Module            | E             | SAFS and   |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | BMC on     |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | Module.    |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | ESPI bus   |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | enabled.   |
| 0        | 1          | 1          | eSPI     | 1   | Carrier           | Chipset                     | -                | -                            | SPI0                      | Carrier           | Е             | SAFS and   |
|          |            |            |          |     |                   | ESPI_CS0#                   |                  |                              |                           |                   |               | BMC on     |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | Carrier.   |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | ESPI bus   |
|          |            |            |          |     |                   |                             |                  |                              |                           |                   |               | enabled.   |

The BBS (BIOS Boot Select) is a signal to the chipset that indicates if the system is using a MAFS (Master Attached File Sharing) or SAFS (Slave attached File Sharing) setup. The BBS signal *may* be formed by Module logic looking for ESPI\_EN# low and BIOS\_DIS1# high.

The ESPI\_CS1# line is not used for BIOS boot functions; it may be used to attach a secondary slave device to the eSPI bus, if the chip select is available.

#### SPI BIOS MAFS Considerations - LPC Enabled

The first four lines in Table 37 above are backwards compatible with the SPI BIOS options described in COM.0 Rev. 2, except that LPC FWH support is removed in COM.0 Rev 3. The LPC bus is enabled and is available for use on the Module or the Carrier for peripheral devices such as Board Management Controllers (BMC), Embedded Controllers (EC), Super I/O (SIO) or other general purpose devices.

#### SPI BIOS MAFS Considerations - eSPI Enabled

In an eSPI enabled MAFS system, the BIOS flash is attached to the system SPI bus, either on-Module or off-Module, much as in the LPC enabled MAFS system described above. The eSPI bus replaces the LPC bus for use with peripheral devices such as BMCs, ECs, SIOs etc. but the BIOS boot path is on the SPI bus.

#### eSPI BIOS SAFS Considerations - eSPI Enabled

In an eSPI enabled SAFS system, the SPI boot device is located on the far side of a BMC or EC. The system can boot from either a Module SAFS (in Figure 24 above) or a Carrier SAFS (in Figure 25 above). The BIOS boot traffic is routed through the BMC or EC to the system eSPI bus and on to the chipset.

It is possible for both a Module and a Carrier SAFS to be present in a system, but only one can be enabled. This is accomplished by routing the ESPI\_CS0# signal to the Module or the Carrier, but never both. This is by definition of the eSPI specification. A second ESPI\_CS1# is available to select eSPI slave devices. Slave devices can be on the Module or the Carrier.

Two eSPI alert pins are provided. Additional alert pins are permitted by the eSPI specification through alert pin sharing on the EC/BMC or by signal tunneling.

#### 2.13.3 SPI Routing Guidelines

NA

## 2.13.4 SPI Trace Length Guidelines

Figure 26: Topology for SPI



Table 38: SPI Trace Length Guidelines

| Parameter                      | Main Route Guidelines                    | Notes |
|--------------------------------|------------------------------------------|-------|
| Signal Group                   | SPI                                      |       |
| Single End                     | 50Ω ±15%                                 |       |
| Nominal Trace Space within SPI | Min. 10mils                              |       |
| Signal Group                   |                                          |       |
| Spacing to Other Signal Group  | Min. 15mils                              |       |
| LA                             | Please see the SOM-7583 Layout Checklist |       |
| LB                             | Carrier Board Length                     |       |
| Max length of LA+LB            | 7.5"                                     |       |
| DATA to CLK Maximum Pin to Pin | Max. 500mils                             |       |
| Length Mismatch                |                                          |       |
| Via Usage                      | Try to minimize number of vias           |       |

Notes:

#### 2.14 General Purpose I2C Bus Interface

The I2C (Inter-Integrated Circuit) bus is a two-wire serial bus originally defined by Philips. The bus is used for low-speed (up to 400kbps) communication between system ICs. The bus is often used to access small serial EEPROM memories and to set up IC registers. The COM Express Specification defines several I2C interfaces that are brought to the Module connector for use on the Carrier. Some of these interfaces are for very specific functions (VGA, LVDS, and DDIX), one interface is the SMBus used primarily for management and one other interface is a general purpose I2C interface. Since COM.0 Rev. 2.0 this interface should support multi-master operation. This capability will allow a Carrier to read an optional Module EEPROM before powering up the Module.

Revision 1.0 of the specification placed the I2C interface on the non-standby power domain. With this connection, the I2C interface can only be used when the Module is powered on. Since the I2C interface is used to connect to an optional Carrier EEPROM and since it is desirable to allow a Module based board controller access to the optional Carrier EEPROM before the Module is powered on, revision 2.0 of this specification changes the power domain of the I2C interface to standby-power allowing access during power down and suspend states. There is a possible leakage issue that can arise when using a R2.0 Module with a R1.0 Carrier that supports I2C devices. The R1.0 Carrier will power any I2C devices from the non-standby power rail. A R2.0 Module will pull-up the I2C clock and data lines to the standby-rail through a 2.2K resistor. The difference in the power domains on the Module and Carrier can provide a leakage path from the standby power rail to the non-standby power rail.

Vendor interoperability is given via EAPI – Embedded Application Programming Interface, which allows and easier interoperability of COM Express Modules.

#### 2.14.1 Signal Definitions

The general purpose I2C Interface is powered from 3.3V suspend rail. The I2C\_DAT is an open collector line with a pull-up resistor located on the Module. The I2C\_CK has a pull-up resistor located on the Module. The Carrier should not contain pull-up resistors on the I2C\_DAT and I2C\_CK signals. Carrier based devices should be powered from 3.3V suspend voltage. The use of main power line for a Carrier I2C device will require a bus isolator to prevent leakage to other I2C devices on 3.3V power.

At this time, there is no allocation of I2C addresses between the Module and Carrier. Carrier designers will need to consult with Module providers for address ranges that can be used on the Carrier.

Table 39 35: General Purpose I2C Interface Signal Descriptions

| Signal  | Pin# | Description                                     | I/O    | Pwr Rail | Note |
|---------|------|-------------------------------------------------|--------|----------|------|
| I2C_CK  | B33  | General Purpose I2C Clock output.               | I/O OD | 3.3V     | 1    |
|         |      | Module has integrated PU resistor 2.2K ohm to   | CMOS   | Suspend  |      |
|         |      | 3.3V suspend power.                             |        |          |      |
|         |      | Carrier Board:                                  |        |          |      |
|         |      | 3.3VSB I2C device - Connect to SCL of I2C       |        |          |      |
|         |      | device.                                         |        |          |      |
|         |      | 3.3V I2C device - Connect 3.3V isolation        |        |          |      |
|         |      | circuit controlled by COME pin B24 PWR_OK       |        |          |      |
|         |      | to SCL of I2C device.                           |        |          |      |
|         |      | 5VSB I2C device - Connect 5VSB Level            |        |          |      |
|         |      | Shifter to SCL of I2C device.                   |        |          |      |
|         |      | 5V I2C device – Connect an 5V isolation circuit |        |          |      |
|         |      | controlled by COME pin B24 PWR_OK to SCL        |        |          |      |
|         |      | of I2C device.                                  |        |          |      |
|         |      | N/C if not used                                 |        |          |      |
| I2C_DAT | B34  | General Purpose I2C data I/O line.              | I/O OD | 3.3V     | 1    |
|         |      | Module has integrated PU resistor 2.2K ohm to   | CMOS   | Suspend  |      |
|         |      | 3.3V suspend power.                             |        |          |      |
|         |      | Carrier Board:                                  |        |          |      |
|         |      | 3.3VSB I2C device - Connect to SDA of I2C       |        |          |      |
|         |      | device.                                         |        |          |      |
|         |      | 3.3V I2C device - Connect 3.3V isolation        |        |          |      |
|         |      | circuit controlled by COME pin B24 PWR_OK       |        |          |      |
|         |      | to SDA of I2C device                            |        |          |      |
|         |      | 5VSB I2C device - Connect 5VSB Level            |        |          |      |
|         |      | Shifter to SDA of I2C device                    |        |          |      |
|         |      | 5V I2C device - Connect an 5V isolation circuit |        |          |      |
|         |      | controlled by COME pin B24 PWR_OK to SDA        |        |          |      |
|         |      | of I2C device                                   |        |          |      |
|         |      | N/C if not used                                 |        |          |      |

Note:

1. I2C of SOM-7583 can support 100KHz or 400KHz.

#### 2.14.2 I2C Routing Guidelines

NA

#### 2.14.3 I2C Trace Length Guidelines

Figure 27: Topology for I2C



Table 40: I2C Trace Length Guidelines

| Parameter                      | Main Route Guidelines                    | Notes |
|--------------------------------|------------------------------------------|-------|
| Signal Group                   | 12C                                      |       |
| Single End                     | 50Ω ±15%                                 |       |
| Nominal Trace Space within SPI | Min. 10mils                              |       |
| Signal Group                   |                                          |       |
| Spacing to Other Signal Group  | Min. 15mils                              |       |
| LA                             | Please see the SOM-7583 Layout Checklist |       |
| LB                             | Carrier Board Length                     |       |
| Max length of LA+LB            | ASAP                                     |       |
| Length Mismatch                | ± 500 mils                               |       |
| Via Usage                      | Try to minimize number of vias           |       |

Notes:

#### 2.14.4 Connectivity Considerations

The maximum amount of capacitance allowed on the Carrier General Purpose I2C bus lines (I2C\_DAT, I2C\_CK) is specified by Advantech's Module. The Carrier designer is responsible for ensuring that the maximum amount of capacitance is not exceeded and the rise/fall times of the signals meet the I2C bus specification. As a general guideline, an IC input has 8pF of capacitance, and a PCB trace has 3.8pF per inch of trace length.

## 2.15 System Management Bus (SMBus)

The SMBus is primarily used as an interface to manage peripherals such as serial presence detect (SPD) on RAM, thermal sensors, PCI/PCIe devices, smart battery, etc. The devices that can connect to the SMBus can be located on the Module and Carrier. Designers need to take note of several implementation issues to ensure reliable SMBus interface operation. The SMBus is similar to I2C. I2C devices have the potential to lock up the data line while sending information and require a power cycle to clear the fault condition. SMBus devices contain a timeout to monitor for and correct this condition. Designers are urged to use SMBus devices when possible over standard I2C devices. COM Express Modules are required to power SMBus devices from Early Power in order to have control during system states S0-S5. The devices on the Carrier Board using the SMBus are normally powered by the 3.3V main power. To avoid current leakage between the main power of the Carrier Board and the Suspend power of the Module, the SMBus on the Carrier Board must be separated by a bus switch from the SMBus of the Module. However, if the Carrier Board also uses Suspend powered SMBus devices that are designed to operate during system states S3-S5, then these devices must be connected to the Suspend powered side of the SMBus, i. e. between the COM Express Module and the bus switch. Since the SMBus is used by the Module and Carrier, care must be taken to ensure that Carrier based devices do not overlap the address space of Module based devices. Typical Module located SMBus devices and their addresses include memory SPD (serial presence detect 1010 000x, 1010 001x), programmable clock synthesizes (1101 001x), clock buffers (1101 110x), thermal sensors (1001 000x), and management controllers (vendor defined address). Contact Advantech for information on the SMBus addresses used.

## 2.15.1 SMB Signal Definitions

Table 41: SMB Signal Definitions

| Signal     | Pin# | Description                                    | I/O    | Pwr Rail | Note |
|------------|------|------------------------------------------------|--------|----------|------|
| SMB_CK     | B13  | System Management Bus bidirectional clock      | I/O OD | 3.3V     |      |
|            |      | line.                                          | CMOS   | Suspend  |      |
|            |      | Module has integrated PU resistor 1K ohm to    |        | rail     |      |
|            |      | 3.3V suspend power.                            |        |          |      |
|            |      | Carrier Board:                                 |        |          |      |
|            |      | 3.3VSB SMBus device - Connect to SMBCLK        |        |          |      |
|            |      | of SMBus device.                               |        |          |      |
|            |      | 3.3V SMBus device - Connect 3.3V isolation     |        |          |      |
|            |      | circuit controlled by COME pin B24 PWR_OK      |        |          |      |
|            |      | to SMBCLK of SMBus device.                     |        |          |      |
|            |      | 5VSB SMBus device - Connect 5V Level           |        |          |      |
|            |      | Shifter to SMBCLK of SMBus device.             |        |          |      |
|            |      | 5V SMBus device - Connect 5V isolation circuit |        |          |      |
|            |      | controlled by COME pin B24 PWR_OK to           |        |          |      |
|            |      | SMBCLK of SMBus device                         |        |          |      |
|            |      | N/C if not used.                               |        |          |      |
| SMB_DAT    | B14  | System Management bidirectional data line.     | I/O OD | 3.3V     |      |
|            |      | Module has integrated PU resistor 1K ohm to    | CMOS   | Suspend  |      |
|            |      | 3.3V suspend power.                            |        | rail     |      |
|            |      | Carrier Board:                                 |        |          |      |
|            |      | 3.3VSB SMBus device - Connect to SMBDAT        |        |          |      |
|            |      | of SMBus device.                               |        |          |      |
|            |      | 3.3V SMBus device - Connect 3.3V isolation     |        |          |      |
|            |      | circuit controlled by COME pin B24 PWR_OK      |        |          |      |
|            |      | to SMBDAT of SMBus device.                     |        |          |      |
|            |      | 5VSB SMBus device - Connect 5V Level           |        |          |      |
|            |      | Shifter to SMBDAT of SMBus device.             |        |          |      |
|            |      | 5V SMBus device - Connect 5V isolation circuit |        |          |      |
|            |      | controlled by COME pin B24 PWR_OK to           |        |          |      |
|            |      | SMBDAT of SMBus device                         |        |          |      |
|            |      | N/C if not used.                               |        |          |      |
| SMB_ALERT# | B15  | System Management Bus Alert.                   | 1      | 3.3V     |      |
|            |      | Module has integrated PU resistor 4.7K ohm to  | CMOS   | Suspend  |      |
|            |      | 3.3V suspend power.                            |        | Rail     |      |
|            |      | Carrier Board:                                 |        |          |      |
|            |      | Connect to SMBALERT# of SMBus device.          |        |          |      |
|            |      | N/C if not used.                               |        |          |      |

Note:

#### 2.15.2 SMB Routing Guidelines

The SMBus should be connected to all or none of the PCIe/PCI devices and slots. A general recommendation is to not connect these devices to the SMBus.

The maximum load of SMBus lines is limited to 3 external devices. Please contact Advantech if more devices are required.

Do not connect Non-Suspend powered devices to the SMBus unless a bus switch is used to prevent back feeding of voltage from the Suspend rail to other supplies.

Contact Advantech for a list of SMBus addresses used on the Module. Do not use the same address for Carrier located devices.

#### 2.15.3 SMB Trace Length Guidelines

Figure 28: Topology for SMB



Table 42: SMB Trace Length Guidelines

| Parameter                      | Main Route Guidelines                    | Notes |
|--------------------------------|------------------------------------------|-------|
| Signal Group                   | SMB                                      |       |
| Single End                     | 50Ω ±15%                                 |       |
| Nominal Trace Space within SPI | Min. 10mils                              |       |
| Signal Group                   |                                          |       |
| Spacing to Other Signal Group  | Min. 15mils                              |       |
| LA                             | Please see the SOM-7583 Layout Checklist |       |
| LB                             | Carrier Board Length                     |       |
| Max length of LA+LB            | ASAP                                     |       |
| Length Mismatch                | ± 500 mils                               |       |
| Via Usage                      | Try to minimize number of vias           |       |

Notes:

#### 2.16 General Purpose Serial Interface

Advantech provides two serial ports on Type 10 COM Express Modules.

Two TTL compatible two wire asynchronous serial ports are available on Module Types. This feature was introduced in COM.0 Revision 2 and uses pins on the A-B connector that have been re-claimed from the A-B VCC\_12V pool. As such, it is possible that if a Type 6 Module is deployed in an R1.0 Carrier Board designed for Module Types 1,2,3,4,5 then the Module TTL level serial pins may be exposed to the 12V supply, and Module designers must plan for this. Similarly, an R1.0 Module deployed on an R2.0 Carrier may bridge 12V to the serial pins and Carrier designers must plan for this. These pins are designated SER0\_TX, SER0\_RX, SER1\_TX and SER1\_RX. Data out of the Module is on the \_TX pins. Hardware handshaking and hardware flow control are not supported.

Any of the Module asynchronous serial ports, if implemented on an Intel X86 architecture Module platform, should be I/O mapped serial ports that are register compatible with the National Semiconductor 16550 UARTs that were used in the PC AT architecture.

The Module asynchronous serial ports are intended for general purpose use and for use with debugging software that make use of the "console redirect" features available in many operating systems. The Module asynchronous serial ports should not be implemented as USB peripherals, as such implementations are generally not useful for low level debug purposes.

## 2.16.1 Serial interface Signal Definitions

Table 43: Serial interface Signal Definitions

| Signal  | Pin# | Description                                    | I/O    | Note |
|---------|------|------------------------------------------------|--------|------|
| SER0_TX | A98  | Transmit Line for Serial Port 0                | O CMOS |      |
|         |      | Carrier Board:                                 |        |      |
|         |      | SER0_TX need pull down 4.7K ohm, refer to      |        |      |
|         |      | Figure 31.                                     |        |      |
|         |      | connect to                                     |        |      |
|         |      | Device - TXD                                   |        |      |
|         |      | COM DB-9 port - TxIN of Serial Transceiver and |        |      |
|         |      | TxOUT to DB-9 pin 3 TXD                        |        |      |
|         |      | N/C if not used.                               |        |      |
| SER0_RX | A99  | Receive Line for Serial Port 0                 | I CMOS |      |
|         |      | Carrier Board:                                 |        |      |
|         |      | Connect to                                     |        |      |
|         |      | Device - RXD                                   |        |      |
|         |      | COM DB-9 port - TxOUT of Serial Transceiver    |        |      |
|         |      | and TxIN to DB-9 pin 2 RXD                     |        |      |
|         |      | N/C if not used                                |        |      |
| SER1_TX | A101 | Transmit Line for Serial Port 1                | O CMOS |      |
|         |      | Carrier Board:                                 |        |      |
|         |      | SER1_TX need pull down 4.7K ohm, refer to      |        |      |
|         |      | Figure 31.                                     |        |      |
|         |      | connect to                                     |        |      |
|         |      | Device - TXD                                   |        |      |
|         |      | COM DB-9 port - TxIN of Serial Transceiver and |        |      |
|         |      | TxOUT to DB-9 pin 3 TXD                        |        |      |
|         |      | N/C if not used.                               |        |      |
| SER1_RX | A102 | Receive Line for Serial Port 1                 | I CMOS |      |
|         |      | Carrier Board:                                 |        |      |
|         |      | Connect to                                     |        |      |
|         |      | Device - RXD                                   |        |      |
|         |      | COM DB-9 port - TxOUT of Serial Transceiver    |        |      |
|         |      | and TxIN to DB-9 pin 2 RXD                     |        |      |
|         |      | N/C if not used                                |        |      |

Note:

## 2.16.2 Serial interface Routing Guidelines

NA

## 2.16.3 Serial interface Trace Length Guidelines

Figure 29: Topology for Serial interface



Table 44: Serial interface Trace Length Guidelines

| Parameter                      | Main Route Guidelines                    | Notes |
|--------------------------------|------------------------------------------|-------|
| Signal Group                   | Serial interface                         |       |
| Single End                     | 50Ω ±15%                                 |       |
| Nominal Trace Space within SPI | Min. 10mils                              |       |
| Signal Group                   |                                          |       |
| Spacing to Other Signal Group  | Min. 15mils                              |       |
| LA                             | Please see the SOM-7583 Layout Checklist |       |
| LB                             | Carrier Board Length                     |       |
| Max length of LA+LB            | NA                                       |       |
| Length Mismatch                | NA                                       |       |
| Via Usage                      | Try to minimize number of vias           |       |

Notes:

#### 2.17 CAN Interface \*SOM-7583 is Option function

CAN Bus Operation Over SER1 Lines The SER1\_TX and SER1\_RX asynchronous serial port lines defined for COM.0 Types 6, 7 and 10 *may* be used alternatively to carry CMOS 3.3V logic level CAN (Controller Area Network) bus signals from a COM Express Module based CAN protocol controller. The CAN bus is an asynchronous, message based protocol widely used in the automotive and industrial control sectors. It is defined by ISO 11519, ISO 11898, and SAEJ2411. Data rates on a CAN bus *may* be as high as 1 MBit/s, although lower rates in the range from 10 kBit/s to 125 kBit/s are more common. The achievable data rates are dependent on the protection scheme used see Section 2.18.1.1 for further information.

Use of the CAN bus in a COM Express system requires a CAN bus transceiver on the Carrier Board to interface to the CAN physical layer. CAN bus transceivers are available from NXP, Texas Instruments, Linear Technology, and others.

Data from the COM Express Module based CAN controller to the Carrier Board CAN transceiver is carried on Module line SER1\_TX. Data from the Carrier Board CAN transceiver to the COM Express Module based CAN controller is carried on Module line SER1\_RX. The Carrier Board CAN transceiver converts the logic level CAN protocol TX and RX signals from the Module into a differential half duplex line per the CAN specification.

How the SER1 asynchronous lines are shared with CAN bus operation is Module vendor Advantech specific. An Advantech *may* choose to use the SER1 TX and RX lines to support asynchronous serial port operation, or CAN bus operation, or both, or neither. Module build option(s) or software controlled muxing implementations *may* be used.

CAN bus is a vehicle bus standard designed to allow controllers and devices to communicate with each other without a host computer. CAN bus is a message-based protocol, designed specifically for automotive applications but now also used in other areas such as industrial automation and medical equipment.

Development of CAN bus started originally in 1983. The protocol was officially released in 1986 at the Society of Automotive Engineers (SAE) congress in Detroit, Michigan. The first CAN controller chips, produced by Intel and Philips, came on the market in 1987. In 1991 the CAN 2.0 specification was published.

Since 2008 CAN bus has been mandatory in any US vehicle in the OBD-II car diagnostic port. It is also used extensively in industrial automation.

#### 2.17.1 CAN interface Signal Definitions

Table 45: CAN interface Signal Definitions

| Signal | Pin# | Description                                   | I/O    | Note |
|--------|------|-----------------------------------------------|--------|------|
| CAN_TX | A101 | Transmit Line for CAN                         | O CMOS | 1    |
|        |      | Carrier Board:                                |        |      |
|        |      | CAN_TX need pull down 4.7K ohm, refer to      |        |      |
|        |      | Figure 31.                                    |        |      |
|        |      | Check your CAN transceiver application notes. |        |      |
| CAN_RX | A102 | Receive Line for CAN                          | I CMOS | 1    |
|        |      | Carrier Board:                                |        |      |
|        |      | Check your CAN transceiver application notes. |        |      |

#### Note:

1. SOM-7583 don't support CAN Bus by default, it is option function. If customers want to use CAN Bus function, please contact Advantech.

#### 2.17.2 CAN interface Routing Guidelines

It should be routed as a differential pair signal with 120 Ohm differential impedance. The end points of CAN bus should be terminated with 120 Ohms or with 60 Ohms from the CAN\_H line and 60 Ohms from the CAN\_L line to the CAN Bus reference voltage. Check your CAN transceiver application notes for further details on termination.

## 2.17.3 CAN interface Trace Length Guidelines

Figure 30: Topology for CAN interface



Table 46: CAN interface Trace Length Guidelines

| Parameter                      | Main Route Guidelines          | Notes |
|--------------------------------|--------------------------------|-------|
| Signal Group                   | CAN interface                  | 1     |
| Single End                     | 50Ω ±15%                       |       |
| Nominal Trace Space within SPI | Min. 10mils                    |       |
| Signal Group                   |                                |       |
| Spacing to Other Signal Group  | Min. 15mils                    |       |
| LA                             | ASAP                           |       |
| LB                             | Carrier Board Length           |       |
| Max length of LA+LB            | NA                             |       |
| Length Mismatch                | NA                             |       |
| Via Usage                      | Try to minimize number of vias |       |

#### Notes:

1. SOM-7583 default is serial interface. BOM option with CAN interface.

# 2.18 Miscellaneous Signals

## 2.18.1 Miscellaneous Signals

Table 47: Miscellaneous Signal Definitions

| Signal         | Pin# | Description                                      | I/O    | Note        |
|----------------|------|--------------------------------------------------|--------|-------------|
| TYPE10#        | A97  | Indicates to the Carrier Board that a Type 10    |        |             |
|                |      | Module is installed. Indicates to the Carrier    |        |             |
|                |      | Board, that a Rev 1.0/2.0 Module is installed.   |        |             |
|                |      | TYPE10#                                          |        |             |
|                |      | NC Pin-out R2.0                                  |        |             |
|                |      | PD Pin-out Type 10 pull down to ground with      |        |             |
|                |      | 47k                                              |        |             |
|                |      | 12V Pin-out R1.0                                 |        |             |
| SPKR           | B32  | Output used to control an external FET or a      | 0      |             |
|                |      | logic gate to drive an external PC speaker.      | 3.3V   |             |
|                |      | Carrier Board:                                   | CMOS   |             |
|                |      | Connect to Speaker circuit.                      |        |             |
|                |      | N/C if not used                                  |        |             |
| BIOS_DISABLE0# | A34  | Selection straps to determine the BIOS boot      | I 3.3V | See Section |
|                |      | device.                                          | CMOS   | 2.13 'SPI - |
|                |      | Module has integrated PU resistor 4.7 Kohm to    |        | Serial      |
|                |      | 3.3V suspend power.                              |        | Peripheral  |
|                |      | The Carrier should only float these or pull them |        | Interface   |
|                |      | low.                                             |        | Bus'        |
| BIOS_DISABLE1# | B88  | Selection straps to determine the BIOS boot      | I 3.3V | See Section |
|                |      | device.                                          | CMOS   | 2.13 'SPI - |
|                |      | Module has integrated PU resistor 4.7 Kohm to    |        | Serial      |
|                |      | 3.3V suspend power.                              |        | Peripheral  |
|                |      | The Carrier should only float these or pull them |        | Interface   |
|                |      | low.                                             |        | Bus'        |
| WDT            | B27  | Output indicating that a watchdog time-out       | 0      |             |
|                |      | event has occurred.                              | 3.3V   |             |
|                |      | Carrier Board:                                   | CMOS   |             |
|                |      | Connect to Watchdog trigger input.               |        |             |
|                |      | N/C if not used                                  |        |             |

| Signal     | Pin# | Description                                     | I/O    | Note |
|------------|------|-------------------------------------------------|--------|------|
| LID#       | A103 | LID switch.                                     | 13.3V  |      |
|            |      | Low active signal used by the ACPI operating    | CMOS   |      |
|            |      | system for a LID switch.                        | OD     |      |
|            |      | Module has integrated PU resistor 10K ohm to    |        |      |
|            |      | 3.3V suspend power.                             |        |      |
|            |      | Carrier Board:                                  |        |      |
|            |      | R1.0/R2.x Module both - Connect protection      |        |      |
|            |      | scheme referred to Figure 31 to LID button.     |        |      |
|            |      | R2.x Module only - Connect to LID button.       |        |      |
|            |      | N/C if not used.                                |        |      |
| SLEEP#     | B103 | Sleep button.                                   | I 3.3V |      |
|            |      | Low active signal used by the ACPI operating    | CMOS   |      |
|            |      | system to bring the system to sleep state or to | OD     |      |
|            |      | wake it up again.                               |        |      |
|            |      | Module has integrated PU resistor 10K ohm to    |        |      |
|            |      | 3.3V suspend power.                             |        |      |
|            |      | Carrier Board:                                  |        |      |
|            |      | R1.0/R2.x Module both - Connect protection      |        |      |
|            |      | scheme referred to Figure 31 to Sleep button.   |        |      |
|            |      | R2.x Module only - Connect to Sleep button.     |        |      |
|            |      | N/C if not used                                 |        |      |
| FAN_PWMOUT | B101 | Fan speed control. Uses the Pulse Width         | O 3.3V |      |
|            |      | Modulation (PWM) technique to control the fan's | CMOS   |      |
|            |      | RPM.                                            | OD     |      |
|            |      | Carrier Board:                                  |        |      |
|            |      | R1.0/R2.x Module both - Connect protection      |        |      |
|            |      | scheme referred to Figure 31 to FAN connector   |        |      |
|            |      | pin 2 PWMOUT via Smart FAN circuit              |        |      |
|            |      | R2.x Module only - PD 4.7KΩ to GND and          |        |      |
|            |      | connects to FAN connector pin 2 PWMOUT via      |        |      |
|            |      | Smart FAN circuit                               |        |      |
|            |      | N/C if not used                                 |        |      |

| Signal           | Pin# | Description                                          | I/O    | Note |
|------------------|------|------------------------------------------------------|--------|------|
| FAN_TACHIN       | B102 | Fan tachometer input for a fan with a two pulse      | I 3.3V |      |
|                  |      | output.                                              | CMOS   |      |
|                  |      | Carrier Board:                                       | OD     |      |
|                  |      | R1.0/R2.x Module both - Connect protection           |        |      |
|                  |      | scheme referred to Figure 31 to FAN connector pin    |        |      |
|                  |      | 3 TACHIN via Smart FAN circuit                       |        |      |
|                  |      | R2.x Module only - Connect to FAN connector pin 3    |        |      |
|                  |      | TACHIN via Smart FAN circuit                         |        |      |
|                  |      | N/C if not used                                      |        |      |
| TPM_PP           | A96  | Trusted Platform Module (TPM) Physical Presence      | I 3.3V | NC   |
|                  |      | pin.                                                 | CMOS   |      |
|                  |      | Active high. TPM chip has an internal pull down.     |        |      |
|                  |      | This signal is used to indicate Physical Presence to |        |      |
|                  |      | the TPM.                                             |        |      |
|                  |      | Carrier Board:                                       |        |      |
|                  |      | Physical Absence - N/C                               |        |      |
|                  |      | Physical Presence - PU 1KΩ to 3.3V                   |        |      |
|                  |      | N/C if not used                                      |        |      |
| GPO0/SDIO_CLK    | A93  | General Purpose Outputs for system specific          | O 3.3V | 1    |
| GPO1/SDIO_CMD    | B54  | usage.                                               | CMOS   |      |
| GPO2 / SDIO_WP   | B57  | Internal pull up 75Kohm on the module.               |        |      |
| GPO3 / SDIO_CD#  | B63  | Carrier Board:                                       |        |      |
|                  |      | Connect to GPO[30]                                   |        |      |
|                  |      | N/C if not used                                      |        |      |
| GPI0 / SDIO_DAT0 | A54  | General Purpose Input for system specific usage.     | 13.3V  | 1    |
| GPI1 / SDIO_DAT1 | A63  | Internal pull up 75Kohm on the module.               | CMOS   |      |
| GPI2 / SDIO_DAT2 | A67  | Carrier Board:                                       |        |      |
| GPI3 / SDIO_DAT3 | A85  | Connect to GPI[30]                                   |        |      |
|                  |      | N/C if not used                                      |        |      |
| VCC_RTC          | A47  | Real-time clock circuit power input. Nominally       |        |      |
|                  |      | +3.0V                                                |        |      |

#### Note:

#### 1. SDIO Interface Multiplexed with GPIOs

SD Card support was added in COM.0 Rev. 2.0 as an alternative use for the GPIO pins.

SOM-7583 doesn't support SDIO by default.

Table 48: Signal Definition SDIO

| Signal    | Pin# | Description                                           | I/O      | Notes |
|-----------|------|-------------------------------------------------------|----------|-------|
| SDIO_CD#  | B63  | SDIO Card Detect. This signal indicates when a        | I 3.3V   | 1     |
|           |      | SDIO/MMC card is present.                             | CMOS     | '     |
|           |      | Carrier Board:                                        |          |       |
|           |      | Connect to CD# of SDIO/MMC device or card             |          |       |
|           |      | N/C if not used                                       |          |       |
| SDIO_CLK  | A93  | SDIO Clock. With each cycle of this signal a one-bit  | O 3.3V   | 1     |
|           |      | transfer on the command and each data line occurs.    | CMOS     | 1     |
|           |      | This signal has maximum frequency of 48 MHz           |          |       |
|           |      | Carrier Board:                                        |          |       |
|           |      | Connect 10Ω near to SDIO connector                    |          |       |
|           |      | Connect to CLK of SDIO/MMC device or card             |          |       |
|           |      | N/C if not used                                       |          |       |
| SDIO_CMD  | B54  | SDIO Command/Response. This signal is used for        | O 3.3V   | 4     |
|           |      | card initialization and for command transfers. During | CMOS     |       |
|           |      | initialization mode this signal is open drain. During |          |       |
|           |      | command transfer this signal is in push-pull mode.    |          |       |
|           |      | Carrier Board:                                        |          |       |
|           |      | Connect $10\Omega$ near to SDIO connector             |          |       |
|           |      | Connect to CMD of SDIO/MMC device or card             |          |       |
|           |      | N/C if not used                                       |          |       |
| SDIO_WP   | B57  | SDIO Write Protect. This signal denotes the state of  | I 3.3V   | 4     |
|           |      | the write-protect tab on SD cards.                    | CMOS     | 1     |
|           |      | Carrier Board:                                        |          |       |
|           |      | Connect to WP of SDIO/MMC device or card              |          |       |
|           |      | N/C if not used                                       |          |       |
|           |      |                                                       |          |       |
| SDIO_DAT0 | A54  | SDIO Data lines. These signals operate in push-pull   | I/O 3.3V | 4     |
| SDIO_DAT1 | A63  | mode.                                                 | CMOS     | 1     |
| SDIO_DAT2 | A67  | Carrier Board:                                        |          |       |
| SDIO_DAT3 | A85  | Connect $10\Omega$ near to SDIO connector             |          |       |
|           |      | Connect to DATA0-3 of SDIO/MMC device or card         |          |       |
|           |      | N/C if not used                                       |          |       |

Note:

1. SOM-7583 doesn't support SDIO by default.

#### 2.18.1.1 Logic Level Signals on Pins Reclaimed from VCC\_12

Carrier Board logic level inputs and outputs that are implemented on pins reclaimed from the VCC\_12V pool shall be protected against protracted accidental exposure to 12V. The protection scheme shown in the left side of the Figure 31 below may be used. Any scheme that is used shall be able to pull the reclaimed Module input low enough such that Module CMOS input logic sees a maximum voltage of 0.5V for a logic low, as indicated in the figure.

Figure 31: Protecting Logic Level Signals on Pins Reclaimed from VCC\_12V





## 2.18.2 Power Management Signals

Table 49: Power Management Signal Definitions

| Signal      | Pin# | Description                                                        | I/O     | Note |
|-------------|------|--------------------------------------------------------------------|---------|------|
| PWRBTN# B12 |      | Power button low active signal used to wake up the system from     | I 3.3V  |      |
|             |      | S5 state (soft off). This signal is triggered on the falling edge. | Suspend |      |
|             |      | Module has integrated PU resistor 10K ohm to 3.3V suspend          | CMOS    |      |
|             |      | power and has an internal 50 ms de-bounce on the input.            |         |      |
|             |      | Carrier Board:                                                     |         |      |
|             |      | ATX - Connect to Power Button or SIO Power Button output pin       |         |      |
|             |      | (Active low)                                                       |         |      |
|             |      | AT - N/C                                                           |         |      |
|             |      | N/C if not used                                                    |         |      |
| SYS_RESET#  | B49  | Reset button input. Active low request for Module to               | 13.3V   |      |
|             |      | reset and reboot. May be falling edge sensitive. For               | Suspend |      |
|             |      | situations when SYS_RESET# is not able to reestablish              | CMOS    |      |
|             |      | control of the system, PWR_OK or a power cycle may                 |         |      |
|             |      | be used.                                                           |         |      |
|             |      | Module has integrated PU resistor 10K ohm to 3.3V                  |         |      |
|             |      | suspend power.                                                     |         |      |
|             |      | Carrier Board:                                                     |         |      |
|             |      | Connect to Reset button                                            |         |      |
|             |      | N/C if not used                                                    |         |      |
| CB_RESET#   | B50  | Reset output signal from Module to Carrier Board.                  | O 3.3V  |      |
|             |      | This signal may be driven low by the Module to reset               | Suspend |      |
|             |      | external components located on the Carrier Board.                  | CMOS    |      |
|             |      | Carrier Board:                                                     |         |      |
|             |      | Connect to reset pin of devices except PCI slots or                |         |      |
|             |      | devices.                                                           |         |      |
|             |      | N/C if not used.                                                   |         |      |
| PWR_OK      | B24  | Power OK status signal generated by the ATX power supply to        | 13.3V   |      |
|             |      | notify the Module that the DC operating voltages are within the    | CMOS    |      |
|             |      | ranges required for proper operation.                              |         |      |
|             |      | Carrier Board:                                                     |         |      |
|             |      | Connect to power good pin of main power supply ATX - PW-OK         |         |      |
|             |      | pin 8 of ATX power connector connects 3.3V level shifter to        |         |      |
|             |      | COME PWR_OK.                                                       |         |      |
|             |      | AT - PG pin P8.1 of AT power connector connects 3.3V level         |         |      |
|             |      | shifter to COME PWR_OK.                                            |         |      |
|             |      | Other - PWROK of 12V power generator circuit connects 3.3V         |         |      |
|             |      | level shifter to COME PWR_OK.                                      |         |      |
|             |      | N/C is not allowed, if the system is ATX mode.                     |         |      |
|             |      | N/C if not used.                                                   |         |      |

| Signal    | Pin# | Description                                                        | I/O     | Note |
|-----------|------|--------------------------------------------------------------------|---------|------|
| SUS_STAT# | B18  | Suspend status signal to indicate that the system will be entering | O 3.3V  |      |
|           |      | a low power state soon. It can be used by other peripherals on     | Suspend |      |
|           |      | the Carrier Board as an indication that they should go into        | CMOS    |      |
|           |      | power-down mode.                                                   |         |      |
|           |      | Carrier Board:                                                     |         |      |
|           |      | Connect to LPCPD# of LPC device.                                   |         |      |
|           |      | N/C if not used.                                                   |         |      |
| SUS_S3#   | A15  | S3 Sleep control signal indicating that the system resides in S3   | O 3.3V  |      |
|           |      | state (Suspend to RAM).                                            | Suspend |      |
|           |      | This signal can be used to control the ATX power supply via the    | CMOS    |      |
|           |      | 'PS_ON#' signal.                                                   |         |      |
|           |      | Module has integrated PD resistor 100Kohm to GND.                  |         |      |
|           |      | Carrier Board:                                                     |         |      |
|           |      | Connect to SLP_S3# (Suspend To RAM) of LPC device or SIO.          |         |      |
|           |      | N/C if not used.                                                   |         |      |
| SUS_S4#   | A18  | S4 Sleep control signal indicating that the system resides in S4   | O 3.3V  |      |
|           |      | state (Suspend to Disk).                                           | Suspend |      |
|           |      | Carrier Board:                                                     | CMOS    |      |
|           |      | Connect to SLP_S4# (Suspend To Disk) of LPC device or SIO.         |         |      |
|           |      | N/C if not used.                                                   |         |      |
| SUS_S5#   | A24  | S5 Sleep Control signal indicating that the system resides in S5   | O 3.3V  |      |
|           |      | State (Soft Off).                                                  | Suspend |      |
|           |      | Carrier Board:                                                     | CMOS    |      |
|           |      | Connect to SLP_S5# (Soft Off) of LPC device or SIO.                |         |      |
|           |      | N/C if not used.                                                   |         |      |
| WAKE1#    | B67  | General purpose wake-up signal.                                    | I 3.3V  |      |
|           |      | Module has integrated PU resistor 4.7K ohm to 3.3V suspend         | Suspend |      |
|           |      | power.                                                             | CMOS    |      |
|           |      | Carrier Board:                                                     |         |      |
|           |      | Connect to PME# of SIO                                             |         |      |
|           |      | N/C if not use                                                     |         |      |
| BATLOW#   | A27  | Battery low input. This signal may be driven low by external       | I 3.3V  |      |
|           |      | circuitry to signal that the system battery is low. It also can be | Suspend |      |
|           |      | used to signal some other external power management event.         | CMOS    |      |
|           |      | Module has integrated PU resistor 10K ohm to 3.3V suspend          |         |      |
|           |      | power.                                                             |         |      |
|           |      | Carrier Board:                                                     |         |      |
|           |      | Connect to BATLOW# of Smart Battery.                               |         |      |
|           |      | N/C if not used.                                                   |         |      |

Note:

#### 2.18.3 Thermal Interface

Table 50: Thermal Management Signal Definitions

| Signal    | Pin# | Description                                            | I/O    | Note |
|-----------|------|--------------------------------------------------------|--------|------|
| THRM#     | B35  | Thermal Alarm active low signal generated by the       | 1 3.3V | 1    |
|           |      | external hardware to indicate an over temperature      | CMOS   |      |
|           |      | situation. This signal can be used to initiate thermal |        |      |
|           |      | throttling.                                            |        |      |
|           |      | Carrier Board:                                         |        |      |
|           |      | Connect to THRM# output of Hardware Monitor.           |        |      |
|           |      | N/C if not used.                                       |        |      |
| THRMTRIP# | A35  | Thermal Trip indicates an overheating condition of the | O 3.3V |      |
|           |      | processor. If 'THRMTRIP#' goes active the system       | CMOS   |      |
|           |      | immediately transitions to the S5 State (Soft Off).    |        |      |
|           |      | Module has integrated PU resistor 8.2K ohm to 3.3V.    |        |      |
|           |      | Carrier Board:                                         |        |      |
|           |      | Connect to THERMTRIP# input of devices.                |        |      |
|           |      | N/C if not used.                                       |        |      |

#### Note:

1. Carrier board don't need to pull down.

## 2.18.4 Miscellaneous Signals Routing Guidelines

NA

### 2.18.5 SDIO Signals Trace Length Guidelines

Figure 32: Topology for SDIO



Table 51: SDIO Trace Length Guidelines

| Parameter                      | Main Route Guidelines                            | Notes |
|--------------------------------|--------------------------------------------------|-------|
| Signal Group                   | SDIO                                             | 1     |
| Single End                     | 50Ω ±10%                                         | 1     |
| DATA to CLK Maximum Pin to Pin | XXX mils                                         | 1     |
| Length Mismatch                |                                                  |       |
| Main Route segment for         | Minimum Trace Spacing Between Other SD Card and  | 1     |
| CMD/Data/CD#                   | Interface Signals                                |       |
|                                | XX mils                                          |       |
| Main Route segment for CLK)    | Minimum Trace Spacing Between Other SD Card and  | 1     |
|                                | Interface Signals                                |       |
|                                | XX mils                                          |       |
| Spacing to Other Signal Group  | Min. 15mils                                      | 1     |
| LA                             | Please see the SOM-XXXX Layout Checklist         | 1     |
| LB                             | Carrier Board Length                             | 1     |
| Max length of LA+LB            | X"                                               | 1     |
| Length matching                | Data/CMD to Clock must be matched within XXXmils | 1     |
| Reference Plane                | Continuous ground only                           | 1     |
| Via Usage                      | Max 2 vias                                       | 1     |

#### Notes:

1. SOM-7583 is not support SDIO.

#### 2.19 Reserved Pins.

RSVD pins are reserved for future use and should be no connect. But Advantech maybe use for another function, please see the 2.19.1 description.

#### 2.19.1 Reserved Pins Definitions

Table 52: RSVD Definitions

| Signal | Pin# | Description   | I/O | Note |
|--------|------|---------------|-----|------|
| RSVD   | A48  | Reserved pin. |     | 1    |
| RSVD   | A52  | Reserved pin. |     | 1    |
| RSVD   | A53  | Reserved pin. |     | 1    |
| RSVD   | A55  | Reserved pin. |     | 1    |
| RSVD   | A56  | Reserved pin. |     | 1    |
| RSVD   | A86  | Reserved pin. |     | 1    |
| RSVD   | B52  | Reserved pin. |     | 1    |
| RSVD   | B53  | Reserved pin. |     | 1    |
| RSVD   | B55  | Reserved pin. |     | 1    |
| RSVD   | B56  | Reserved pin. |     | 1    |

#### Note:

<sup>1.</sup> Pin A48(VRALERT#), Pin A52(SML0ALERT#), Pin A53(SML1ALERT#), Pin A55(SML0\_CLK), Pin A56(SML0\_DATA), Pin A86(CB\_I2C\_ALERT#), Pin B52(SML1\_CLK), Pin B53(SML1\_DATA), Pin B55(DDI0\_CTRCLK) and Pin B56(DDI0\_CTRDATA) used for Thunderbolt function, if customers have any question, please contact Advantech' AE.

#### 3 Power

#### 3.1 General Power requirements

COM Express calls for the Module to be powered by a single 12V power rail, with a +/-5% tolerance. The Mini format Modules are specified in COM.0 Rev. 2.1 to support a power input range of 4.75V to 20.0V. Advantech offer a wide range input even on Compact and Basic Modules. COM Express Modules may consume significant amounts of power – 25 to 50W is common, and higher levels are allowed by the standard. Close attention must be paid by the Carrier Board designer to ensure adequate power delivery. Details are given in the sections below.

If Suspend functions such as Suspend-to-RAM, Suspend-to-disk, wake on power button press, wake on USB activity, etc. are to be supported, then a 5V Suspend power source must also be provided to the Module. If Suspend functions are not used, the Module VCC\_5V\_SBY pins should be left open. On some Modules, there may be a slight power efficiency advantage to connecting the Module VCC\_5V\_SBY rail to VCC\_5V rather than leaving the Module pin open.

Please contact Advantech for further details. Carrier Boards typically require other power rails such as 5V, 3.3V, 3.3V Suspend, etc. These may be derived on the Carrier Board from the 12V and 5V Suspend rails.

### 3.2 VCC5\_SBY Routing

The +5V Suspend power rail, if used, should be sized to handle 3A. Most, but not all, Modules will use considerably less than 2A for this power rail. Modules with multiple Ethernet channels and wake-on-LAN capability will use more current. The COM Express Specification allows up to 2A on this rail. Advantech recommends design 3A for VCC5\_SBY.

## 3.3 ATX and AT Power Sequencing Diagrams

A sequence diagram for an ATX style boot from a soft-off state (S5), initiated by a power button press, is shown in Figure 33 below.

A sequence diagram for an AT style boot from the mechanical off state (G3) is shown in Figure 34 below .

In both cases, the VCC\_12V, VCC\_5V and VCC\_3V3 power lines should rise together in a monotonic ramp with a positive slope only, and their rise time should be limited. Please refer to the ATX specification for more details.

Figure 33: ATX Style Power Up Boot – Controlled by Power Button



Figure 34: AT Style Power Up Boot



Table 53: Power Management Timings

|     | and soft own management timings                                         |       |       |  |  |
|-----|-------------------------------------------------------------------------|-------|-------|--|--|
| Sym | Description                                                             | Min   | Max   |  |  |
| T1  | VCC_5V_SBY rise time from 10% to 95%                                    | 0.1ms | 20ms  |  |  |
| T2  | Power Button                                                            | 50ms  |       |  |  |
| Т3  | The power-on time is defined as the time from when PS_ON# is pulled low |       | 500ms |  |  |
|     | to when the VCC_12V, VCC_5V and VCC_3V output 95%.                      |       |       |  |  |
| T4  | VCC_12V rise time from 10% to 95%                                       | 0.1ms | 20ms  |  |  |
| T5  | PWR_OK rise time                                                        |       | 10ms  |  |  |
| Т6  | VCC_12V rise 95% to PWROK rise                                          | 0ms   |       |  |  |
| T7  | See Note 1                                                              | 1ms   |       |  |  |
| T8  | VCC_12V fall 95% to VCC_5V_SBY fall 95%                                 | 0ms   |       |  |  |
| Т9  | PWR_OK fall to VCC_12V fall 95%.                                        | 1ms   |       |  |  |

#### Note:

1. There is a period of time (T6 in Figure 33 and Figure 34 above) during which the Carrier Board circuits have power but the COM Express Module main internal power rails are not up. This is because almost all COM Express internal rails are derived from the external VCC\_12V and there is a non-zero start-up time for the Module internal power supplies.

Carrier Board circuits should not drive any COM Express lines during the T6 interval except for those identified in the COM Express Specification as being powered from a Suspend power rail. Almost all such signals are active low. Such signals, if used, should be driven low by open drain Carrier Board circuits to assert them. Pull-ups, if present, should be high value (10K to 100K) and tied to VCC\_5V\_SBY.

The line PWR\_OK may be used during the T6 interval to hold off a COM Express Module boot. Sometimes this is done, for example, to allow a Carrier Board device such as an FPGA to be configured before the Module boots.

The deployment of Carrier Board pull-ups on COM Express signals should be kept to a minimum in order to avoid back-driving the COM Express signal pins during this interval.

Carrier Board pull-ups on COM Express signal pins are generally not necessary – most signals are pulled up if necessary on the Module.

### 3.4 Input Power - Rise Time

The input voltages to the COM Express Module VCC\_12V, wide input (Mini) and VCC\_5V\_SBY if used shall rise from  $\leq$ 10% of nominal to within the regulation ranges within 0.1 ms to 20 ms (0.1 ms  $\leq$  T1/T4  $\leq$  20 ms). There must be a smooth and continuous ramp of each DC output voltage from 10% to 95% of its final set point within the regulation band. The smooth turn-on requires that, during the 10% to 95% portion of the rise time, the slope of the turn-on waveform must be positive and have a value of between 0 V/ms and [Vout, nominal / 0.1] V/ms. Also, for any 5ms segment of the 10% to 95% rise time waveform, a straight line drawn between the end points of the waveform segment must have a slope  $\geq$  [Vout, nominal / 20] V/ms.

# 3.5 Design Considerations for Carrier Boards containing FPGAs/CPLDs

Very often, the Carrier Board will contain custom FPGA or other programmable devices which require the loading of program code before they are usable. The Carrier Board designer needs to take the necessary precautions to ensure that his Carrier Board logic is up and running before the Module starts. Conflicts can occur if the Module is powered on and allowed to run before devices on the Carrier Board are fully programmed and initialized. A typical example is an FPGA which includes a PCIe device. Such devices must be initialized and ready before the chipset on the Module performs link training and before the BIOS code performs enumeration of PCI devices. The Module should therefore be prevented from starting before Carrier Board devices are ready.

One method to achieve this is to delay assertion of the PWR\_OK# signal to the Module until the Carrier Board initialization process has completed. Note that during the phase when the Carrier Board is powered and the Module is not powered there is potential for back drive voltages from the carrier to the Module.

Another possibility is to use the SYS\_RESET# signal to delay Module start-up. However, depending on the Module implementation and the chipset used, SYS\_RESET# may only be a falling edge triggered signal and not a low active signal as was originally intended. In that case, asserting SYS\_RESET# may not hold the Module in the reset state. Also, PCIe link training will occur regardless of the reset signal state for some chipsets.

Please refer to the COM.0 R2.1 specification (Power and System Management section) for more details and check the Module provider's documentation for their implementations of these signals.



## 4.1 Absolute Maximum Ratings

Table 54: Absolute Maximum Ratings

| SOM-7583 |             | MIN         | MAX         | UNIT |
|----------|-------------|-------------|-------------|------|
|          | VIN         | 8.5 (9-5%)  | 20 (19+5%)  | V    |
| Power    | VSB         | 4.75 (5-5%) | 5.25 (5+5%) | V    |
|          | RTC Battery | 2.0         | 3.3         | V    |

#### 4.2 DC Characteristics

Table 55: Input Power Consumption of 8.5V / 12V / 20V

| 11th Gen Intel(R) Core(TM) QULD ES2(i7-1185G7E) |                 |           |               |     |     |
|-------------------------------------------------|-----------------|-----------|---------------|-----|-----|
| Power Plane                                     |                 | Maximum P | ower Consumpt | ion |     |
| Symbol                                          | S0              |           | S3            | S5  | G3  |
| 1)/INI / 149)/)                                 | TAT CPU+GPU100% | TBD       |               |     |     |
| +VIN (+12V)                                     | ldle            | TBD       |               |     |     |
| +VIN                                            | TAT CPU+GPU100% | TBD       |               |     |     |
| (+4.75V)                                        | ldle            | TBD       |               |     |     |
| 17/181 (1307)                                   | TAT CPU+GPU100% | TBD       |               |     |     |
| +VIN (+20V)                                     | ldle            | TBD       |               |     |     |
| +V5SB_CB                                        | TBD             |           | TBD           | TBD |     |
| RTC Battery                                     |                 |           |               |     | TBD |

### 4.3 Inrush Current

Table 56: Inrush Current

| Power Plane  | Maximum  |          |  |
|--------------|----------|----------|--|
| Symbol       | G3 to S5 | S5 to S0 |  |
| +V5SB_CB     | 1976mA   |          |  |
| +VIN (+12V)  |          | 3780mA   |  |
| +VIN (+8.5V) |          | 4675mA   |  |
| +VIN (+20V)  |          | 4040mA   |  |

Note: It's recommended that the +V5SB\_CB design current should exceed 3A.